To: X3T10 SPI-2 Study Group

X3T10-95-315r0

From: Bill Ham, Digital Equipment

Date: September 11, 1995

Subject: Revised proposal for SPI-2 electrical interface

# Proposed Working Draft



Revision 02b September 11, 1995

## Information Technology -SCSI Parallel Interconnect 2 (SPI-2)

This is an internal working document of X3T10, a Technical Committee X3T10 of the Accredited Standards Committee X3. As such, this is not a completed standard and has not been approved by Technical Committee X3T10. The contents may be modified by the X3T10 Technical Committee. This document is made available for review and comment only.

Permission is granted to members of X3, its technical committees, and their associated task groups to reproduce this document for the purposes of X3 standardization activities without further permission, provided this notice is included. All other rights are reserved. Any duplication for commercial or for-profit use is prohibited.

[Technical Editor's Note: This Rev contains all the technical information presently available to the editor as of September 8, 1995 and needs significant additional technical work. This is the first draft and it contains (almost without editing) a draft of a version of a subset of a multidrop LVDS specification being developed by TIA (supplied by Kevin Gingrich and John Goldie).

ASC X3T10 Technical Editor:

Voice Fax Email Bill Ham Digital Equipment 334 South Street. Shrewsbury, MA 01545 (508) 841-2629 (408) 841-5266 ham@subsys.enet.dec.com

> Reference number ISO/IEC \*\*\*\*\* : 199x ANSI X3.\*\*\* - 199x Printed 04/18/98

| Other P                                                       | Points of Contact:<br>X3T10 Chair<br>John Lohmeyer<br>Symbios Logic<br>1635 Aeroplaza Drive<br>Colorado Springs, CO 80916 | X3T10<br>Lawrer<br>Adapte<br>691 Sc<br>San Jo | X3T10 Vice-Chair<br>Lawrence J. Lamers<br>Adaptec<br>691 South Milpitas Blvd<br>San Jose, CA 95035 |                              |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------|--|
| Voice:<br>Fax:<br>Email:                                      | 719 573-3362<br>719 597-8225                                                                                              | 408 99<br>408 95<br>Ijlamer                   | 408 957-7817<br>408 957-7193<br>Ijlamers@aol.com                                                   |                              |  |
| X3 Sect<br>Lynn Ba<br>Adminis<br>X3 Sect<br>1250 Ey<br>Washin | retariat<br>arra<br>strator Standards Processing<br>retariat<br>ye Street, NW Suite 200 Facs<br>igton, DC 20005           | Telephone: 2<br>imile: 202-638-4              | 02-626-5738<br>922                                                                                 |                              |  |
| SCSI R<br>Internet<br>Internet                                | eflector<br>t address for subscription to th<br>t address for distribution via SC                                         | e SCSI reflector:<br>CSI reflector:           | scsiadm@wichitaks.r<br>scsi@wichita                                                                | ncr.com<br>ks.ncr.com        |  |
| SCSI B                                                        | ulletin Board                                                                                                             | 719-574-0424                                  |                                                                                                    |                              |  |
| Docum<br>Global<br>or                                         | ent Distribution<br>Engineering                                                                                           |                                               | Telephone:                                                                                         | 303-792-2181                 |  |
| 15 Inve<br>Englew                                             | rness Way East<br>vood, CO 80112-5704                                                                                     |                                               | Facsimile:                                                                                         | 800-854-7179<br>303-792-2192 |  |

### ABSTRACT

This document describes the physical layer of the SCSI Parallel Interface 2 which extends and supercedes earlier standards relating to this subject.

#### PATENT STATEMENT

CAUTION: The developers of this standard have requested that holder's of patents that may be required for the implementation of the standard, disclose such patents to the publisher. However, neither the developers nor the publisher have undertaken a patent search in order to identify which, if any, patents may apply to this standard.

As of the date of publication of this standard and following calls for the identification of patents that may be required for the implementation of the standard, no other such claims have been made. No further patent search is conducted by the developer or the publisher in respect to any standard it processes. No representation is made or implied that licenses are not required to avoid infringement in the use of this standard.

## Contents

| 1. Scope                                                   | .10        |
|------------------------------------------------------------|------------|
| 2. Normative references                                    | .10        |
| 3. Definitions, symbols and abbreviations                  | .10        |
| 3.1 Definitions                                            | .10        |
| 3.2 Symbols and Abbreviations                              | .10        |
| 3.3 Conventions                                            | .11        |
| 4. General                                                 | .11        |
| 5. Physical interconnect                                   | .11        |
| 5.1 Cable media                                            | .11        |
| 5.2 Connectors                                             | .12        |
| 6. Bus termination                                         | .12        |
| 6.1 Termination power                                      | .12        |
| 6.2 Single ended bus termination                           | .12        |
| 6.3 Low voltage differential bus termination               | .13        |
| 7. Bus drivers and receivers                               | .15        |
| 7.1 Single ended drivers                                   | .15        |
| 7.1.1 Assertion and negation drivers                       | .15        |
| 7.1.2 Ground drivers                                       | .15        |
| 7.2 Single ended receivers                                 | .15        |
| 7.3 Low voltage differential drivers                       | .15        |
| 7.4 Low voltage differential receivers                     | .17        |
| 8. Transmission mode detection                             | .18        |
| 8.1 LV DIFFSENS driver                                     | .19        |
| 8.2 LV DIFFSENSE receiver                                  | .19        |
| 9. Contact assignments                                     | .20        |
| 10. LV diferential configuration rules                     | .23        |
| 11. SCOPE                                                  | .29        |
| 12. NORMATIVE REFERENCES                                   | .30        |
| 13. DEFINITIONS. SYMBOLS AND ABBREVIATIONS.                | .30        |
| 13.1 Data signaling rate                                   | 30         |
| 13.2 DTF                                                   | 30         |
| 13.3 DCF                                                   | 30         |
| 13.4   VDS-M                                               | 30         |
| 13.5 Star (*)                                              | 30         |
| 14 APPLICABILITY                                           | 31         |
| 14.1 General applicability                                 | 31         |
| 14.2 Data signaling rate                                   | 31         |
| 15. FLECTRICAL CHARACTERISTICS                             | 32         |
| 15.1 Generator characteristics                             | 32         |
| 15.1.1 Open-circuit output voltages. $V_{ob}$ and $V_{op}$ | 33         |
| 15 1 2 Differential output voltage. V.                     | 34         |
| $15.1.3$ Offset (common-mode output) voltage $V_{ec}$      | 35         |
| $15 1 4$ Short-circuit currents $l_{ch}$ and $l_{ch}$      | 35         |
| 15.1.5 Off-state output currents. Jose and Jose            | 36         |
| 15.1.6 Output signal waveform                              | 36         |
| 15.1.7 Dynamic output signal balance                       | 37         |
| 15.2 Receiver characteristics                              | 38         |
| 15.2.1 Receiver input voltage threshold. V                 | 20         |
| 15.2.1 Receiver input currents $L$ and $L$                 | 40         |
| 15.3 Generator/receiver output/input currents. L           | <u>4</u> 1 |
| 15.4 Interconnecting media electrical characteristics      | <u></u> Δ1 |
| 15 4 1 Characteristic impedance                            | 42         |
|                                                            | . ~        |

| 15.4.2 Attenuation                                                                                   |
|------------------------------------------------------------------------------------------------------|
| 15.4.3 Additional parameters42                                                                       |
| 15.5 System characteristics                                                                          |
| 15.5.1 Media termination characteristics                                                             |
| 15.5.2 Terminating interchanges42                                                                    |
| 15.5.3 Interchange input impedance                                                                   |
| 15.5.4 Total load limit                                                                              |
| 15.5.5 Failsafe operation45                                                                          |
| 16. CIRCUIT PROTECTION                                                                               |
| 17. OPTIONAL GROUNDING ARRANGEMENTS45                                                                |
| 17.1 Signal common (ground)45                                                                        |
| 17.1.1 Configuration "A"                                                                             |
| 17.1.2 Configuration "B"                                                                             |
| 17.2 Shield ground - cable applications46                                                            |
| 18. ANNEX A (informative)                                                                            |
| 18.1 Interconnecting cable47                                                                         |
| 18.1.1 Length                                                                                        |
| 18.1.2 Typical cable characteristics                                                                 |
| 18.1.2.1 Parallel interface cable                                                                    |
| 18.1.2.1.1 Parallel cable, physical characteristics                                                  |
| 18.1.2.1.2 Parallel cable, electrical characteristics                                                |
| 18.1.2.2 Serial interface cable                                                                      |
| 18.1.2.2.1 Serial cable, physical characteristics                                                    |
| 18.1.2.2.2 Serial cable, electrical characteristics                                                  |
| 18.1.3 Cable termination                                                                             |
| 18.2 Cable length vs. data signaling rate guidelines48                                               |
| 18.3 Co-directional and contra-directional timing information                                        |
| 18.4 In both cases the clock should transition as close to the center of the data bit as possible.49 |
| 19. ANNEX B (informative)                                                                            |
| 19.1 Compatibility with other interface standards50                                                  |
| 19.1.1 Generator output levels (figure B.1)50                                                        |
| 19.1.2 Compatibility with IEEE 1596.351                                                              |
| 19.1.3 Compatibility with other interface standards51                                                |
| 19.2 Power dissipation of generators52                                                               |
| 19.3 Related TIA/EIA standards52                                                                     |
| 19.4 Other related interface standards                                                               |

## Figures

| 0                                                    |     |
|------------------------------------------------------|-----|
| Figure 1 - LVDF terminator example                   | .13 |
| Figure 2 - Terminator bias generator characteristics | .14 |
| Figure 3 - Universal driver architecture             | .17 |
| Figure 4 - LV receiver example                       | .18 |
| Figure 5 - LV DIFFSENS receiver                      | .20 |
|                                                      |     |

## Tables

| Table 1 - Bit ordering in a byte                                 | .11 |
|------------------------------------------------------------------|-----|
| Table 2 - LVDF terminator specifications                         | 14  |
| Table 3 - Terminator bias generator specifications               | 14  |
| Table 4 - LV differential driver operating specifications        | .16 |
| Table 5 - LV differential receiver operating specifications      | 18  |
| Table 6 - DIFFSENS driver specifications                         | .19 |
| Table 7 - DIFFSENS input levels                                  | .19 |
| Table 8 - Low voltage differential contact assignments - P cable | 21  |
| Table 9 - Low voltage differential contact assignments - A cable | 22  |

## Foreword

Clause 1 defines the scope of the SCSI parallel interface 2 (SPI-2). Clause 2 specifies the normative references. Clause 3 defines the definitions, symbols and abbreviations. Clause 4 describes the relationship of SPI-2 to other SCSI standard documents Clause 5. Clause 6 Clause 7

Clause 8

Annexes.

## Introduction

A major goal of the SPI-2 standard is to define a physical layer acceptable to device and subsystem vendors, looking for an incremental evolution from present parallel SCSI The essential characteristics:

- Miminum disruption to installed base software and hardware
- Cost parity with single ended in all forms including differential
- Enabling a single physical interface for both single ended and differential
- Enabling more flexible use of TERMPWR
- Enabling data phase transmission speed up to 80 Megatransfers/sec (160 Megabytes/sec)
- Enabling operation with low voltage silicon chips and low voltage power (3.3 V)
- Specifying a sensing scheme that allows devices to detect the type of bus (single ended/differential) and to automatically set their transceivers to the appropriate type.
- Enabling the use of much smaller cables and connectors
- Enabling the direct, blind hot plugging of devices into backplanes

This standard (SPI-2) defines the following functions:

• The physical medium, clocking, line drivers/receivers, connectors and cables.

The following functions are defined by the upper-level protocol specified in SCSI-3 SIP:

• The interpretation of the SDTR parameters required for FAST 40 and FAST 80 operation.

## Information Processing Systems - SCSI Parallel Interface 2 (SPI-2)

## 1. Scope

This document defines the physical layer of the SCSI Parallel Interface operating at all speeds defined by SCSI-2, SCSI-3 SPI, and SCSI-3 FAST 20 and adding two new speed ranges: FAST 40 and FAST 80.

### 2. Normative references

This standard references the following standards:

SCSI-3 Architecture Model

SCSI-3 Command Set documents

All references made in this standard to a Command Descriptor Block (CDB) refer to those CDB's and CDB formats defined in the SCSI-2 or SCSI-3 standards documents.

ANSI/EIA 364, entitled "Electrical Connector Test Procedures Including Environmental Classifications"

#### 3. Definitions, symbols and abbreviations

### 3.1 Definitions

**3.1.1. application:** A process that is communicating via the SPI-2 physical layer.

#### 3.1.2. Need other terms for this list

#### 3.2 Symbols and Abbreviations

**CMOS** complementary metal oxide semiconductor.

- **DMA** direct memory access
- **EMI** electro-magnetic interference
- **ESD** electro-static discharge
- FCS fiber channel standard
- **FDDI** fiber distributed data interface
- **IDC** insulation displacement connector.
- **LSI** large scale integration
- **POR** power-on reset
- **POST** power-on self-test
- **RAS** reliability, availability and serviceability
- RFI radio-frequency interference
- SCSI Small Computer Systems Interface
- & Logical AND
- = Assignment or comparison for EQUAL
- ∠ Comparison for NOT EQUAL
- < Comparison for LESS THAN
- ≤ Comparison for LESS THAN OR EQUAL TO
- > Comparison for GREATER THAN
- + ADD
- SUBTRACT
- \* MULTIPLY
- ± PLUS OR MINUS
- ≈ APPROXIMATELY

#### » MUCH GREATER THAN

#### 3.3 Conventions

Certain words and terms used in this standard have a specific meaning beyond the normal English meaning. These words and terms are defined either in the glossary or in the text where they first appear. Lower case is used for words having the normal English meaning.

Numbers that are not immediately followed by lower-case "b" or "h" are decimal values.

Numbers immediately followed by lower-case "b" (xxb) are binary values.

Numbers immediately followed by lower-case "h" (xxh) are hexadecimal values.

Decimal numbers are indicated with a comma(e.g., two and one half is represented as "2,5). Decimal numbers having a value exceeding 999 are represented with a space (e.g., 24 255).

The bit ordering used in SCSI is defined in table 1.

| 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0   |
|-----|---|---|---|---|---|---|-----|
| msb |   |   |   |   |   |   | lsb |

## Table 1 - Bit ordering in a byte

#### 4. General

SCSI defines a parallel interface for use within present and future storage sub-systems

This standard describes the physical layer of SCSI. It is intended for use with SCSI-3 interlocked protocol or any earlier version of SCSI protocol.

This standard is intended to provide a complete specification of the physical layer for all SCSI implementations that are currently supported by X3T10. It will incorporate the relevant technical sections relating to the physical layer of the following documents:

| SCSI-2            | The complete SCSI specification including proptocol and physical                                                               |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------|
| SCSI-3 SPI        | The specification for Fast single ended SCSI and the single 16 bit cable system                                                |
| SCSI-3<br>FAST 20 | The specification allowing operation of SCSI-2 and SCSI-3 SPI systems with data phase transmissions up to 20 Megatransfers/sec |

### 5. Physical interconnect

### 5.1 Cable media

The same cable and interconnect media specified in SCSI-3 SPI and SCSI-3 FAST 20 shall be used for all interconnect except where specified in this document.

#### 5.2 Connectors

All the connectors specified in SCSI-2 and SCSI-3 SPI shall be allowed.

[Editor's note: Additional shielded device and cable connectors based on the VHDCI are expected to be submitted as proposals]

[Editor's note: Additional unshielded device and cable/backplane connectors based on the 80 pin SCA-2 connector are expected to be submitted as proposals]

#### 6. Bus termination

#### 6.1 Termination power

All bus terminators shall be powered from at least one source of termination power. The TERMPWR lines in the cable are available for distribution of termination power. Direct connection between the termination power source and the individual terminators without using the TERMPWR line is also allowed.

If the termination power source is connected to the cable TERMPWR line, the source shall be isolated in a manner that prevents sinking of current from the TERMPWR line if the termination power source falls below the voltage existing on the TERMPWR line.

[Implementor's note: This requirement is frequently met by using diode isolation]

Termination power sources and the associated power distribution scheme used shall be capable of delivering adequate voltage and current to allow the terminator(s) to meet the requirements specified in SCSI-3 SPI under the designed application conditions.

[Implementor's note: Annex A provides guidance for the tradeoffs between terminator source voltage, terminator input requirements, wire gauge, bus width, and number of connectors in the TERMPWR path.]

The TERMPWR lines may be used for distribution of power for purposes other than for SCSI bus termination as long as the bus wiring and wire gauge comply with section xxxx and the voltage and current delivered to the SCSI bus terminators remain adequate to supply the requirements of the terminators.

Profiles of different use conditions are described in Annex A. These profiles restrict the implementation parameters for TERMPWR distribution.

#### 6.2 Single ended bus termination

The single ended SCSI bus termination shall follow the specifications set forth in SCSI-3 SPI or SCSI-3 FAST 20 where applicable.

## 6.3 Low voltage differential bus termination

When operating in the low voltage differential mode SCSI bus termination specified in this section shall be used.



Figure 1 - LVDF terminator example

| Component                                                                                              | Min                                                                                               | Nominal | Max  |  |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------|------|--|--|
|                                                                                                        |                                                                                                   |         |      |  |  |
| Regulated input (V dc)                                                                                 | 1.20                                                                                              | 1.25    | 1.30 |  |  |
| common mode resistor<br>(ohms)                                                                         | 140                                                                                               | 150     | 160  |  |  |
| signal series resistor<br>(ohms)                                                                       | 55                                                                                                | 60      | 65   |  |  |
| regulated input bypass capacitor (uF)                                                                  | 4.0                                                                                               | 4.7     | 5.4  |  |  |
| Bias generator bypass<br>capacitor (pF)                                                                | 40                                                                                                | 50      | 60   |  |  |
| Bias generator<br>(2 required)                                                                         | Bias generator I-V characteristics shall fall within the shaded area in Figure 2.<br>(2 required) |         |      |  |  |
| Line current sinking                                                                                   | 100 BSY line *                                                                                    |         |      |  |  |
| capacity (mA)                                                                                          | 6 all other lines **                                                                              |         |      |  |  |
| *                                                                                                      | * Required during arbitration with 16 devices asserting BSY                                       |         |      |  |  |
| ** This is twice the maximum drive current to allow for the case where only one terminator is in place |                                                                                                   |         |      |  |  |

Table 2 - LVDF terminator specifications



Figure 2 - Terminator bias generator characteristics

Table 3 - Terminator bias generator specifications

| Parameter | Value  |
|-----------|--------|
| 11        | 3 mA   |
| 12        | 270 uA |
| 13        | 230 uA |
| 4         | - 3 mA |
| I5        | 250 uA |
| V1        | 10 mV  |
| V2        | 65 mV  |
| V3        | 85 mV  |
| V4        | 75 mV  |

## 7. Bus drivers and receivers

### 7.1 Single ended drivers

### 7.1.1 Assertion and negation drivers

The single ended assertion and negation drivers shall follow the specifications in SCSI-3 SPI and SCSI-3 FAST20. Single ended drivers are not specified for speeds higher than FAST 20.

#### 7.1.2 Ground drivers

When using the universal driver architecture described in Figure 3 a new single ended driver is required for the ground side of the driver. This so called ground driver provides the connection to ground for the single ended ground line associated with the - signal line. In a non-universal single ended driver condition this ground connection is provided by a hard ground. With a universal driver, this pin may not be hard grounded or the differential mode will not operate properly.

Ground drivers shall have on resistances of less than 20 ohms and shall remain on for the entire time the device is powered and used in a single ended transmission mode. Ground drivers are not required to implement any slew rate controls but they must meet all of the input leakage and voltage level requirements for the LVDF mode specified in this document.

Since the drive requirements for ground drivers are not tightly specified it may be convenient to adjust the size of the ground driver implementation to acheive the desired capacitive balance condition for the LVDF between the + signal and - signal pins.

### 7.2 Single ended receivers

Single ended receivers shall follow the specifications in SCSI-3 SPI and SCSI-3 FAST20. Single ended receivers are not specified for operation at speeds higher than FAST20.

#### 7.3 Low voltage differential drivers

Low voltage differential drivers shall conform to the architecture specified in Figure 3. It is not required to implement the single ended drivers with the LV differential drivers but it is allowed to implement both LV differential drivers and single ended drivers in a single device.

The LV differential driver consists of balanced current sources that source current from VCC to one signal line while sinking the same current to ground from the other signal line. Diagonally opposite sources operate together to produce a signal assertion or a signal negation. An assertion is produced when VCC current is sourced to the + signal line and the - signal line returns current to ground. A negation is produced when VCC current is sourced to the - signal line and the + signal line returns current to ground.

This scheme produces dc differential voltage levels of 480 to 720 mV with a common mode level of nominally 1,25 volts when used with the termination scheme specified in section 6.3 without the bias generator. Adding the bias generator (required) increases the spread by nominally 150 mV on each end (330 mV to 970 mV).

Drivers shall negate previously asserted signals for at least a bus settle delay prior to returning to the high impedance state. [This requirement is caused by the low bias current available from the terminators.]

LV differential drivers shall meet the specifications in Table 4 and all the specifications in Annex B.

| Parameter                                                                                                   | max    | nominal | min   | Notes          |  |
|-------------------------------------------------------------------------------------------------------------|--------|---------|-------|----------------|--|
| On current (mA)                                                                                             | 6.0    | 5       | 4.0   | under bus      |  |
|                                                                                                             |        |         |       | operating      |  |
|                                                                                                             |        |         |       | conditions     |  |
| Off current (uA)                                                                                            | 10     |         |       | @SE Vin < 3.3V |  |
| off to on skew                                                                                              | 50 pS  |         |       |                |  |
| - signal to + signal                                                                                        |        |         |       |                |  |
| on to off skew                                                                                              | 50 pS  |         |       |                |  |
| - signal to + signal                                                                                        |        |         |       |                |  |
| Current imbalance *                                                                                         | 500 uA |         |       | @ 1.25 V       |  |
| common mode                                                                                                 | 2.175  |         | 0.225 |                |  |
| compliance voltage                                                                                          |        |         |       |                |  |
| * Difference in the magnitude of the + signal current and the - signal current at the connector nearest the |        |         |       |                |  |
| driver                                                                                                      |        |         |       |                |  |

Table 4 - LV differential driver operating specifications



Figure 3 - Universal driver architecture

## 7.4 Low voltage differential receivers

Low voltage differential receivers shall meet the specifications in Table 5 and the specifications in Annex B.

| Parameter                                                                                            | Maximum | Nominal | Minimum | Notes               |
|------------------------------------------------------------------------------------------------------|---------|---------|---------|---------------------|
| Input voltage (dc                                                                                    | 4.0     |         |         | abs max             |
| single ended))                                                                                       |         |         |         |                     |
| input sensitivity *                                                                                  |         |         | 100     | dc over common      |
| (differential mV)                                                                                    |         |         |         | mode range          |
| Input voltage                                                                                        | ±3.3    |         | 0       | See test circuit    |
| (differential V)                                                                                     |         |         |         | (need test circuit) |
| Common mode dc                                                                                       | 2.35    |         | 0.05    | See test circuit    |
| V                                                                                                    |         |         |         | (need test circuit) |
| input leakage                                                                                        | 10      |         |         | @0 to VCC to local  |
| current (uA)                                                                                         |         |         |         | ground each input   |
| * This is the smallest input level guaranteed to produce a detection by the receiver smaller numbers |         |         |         |                     |
| indicate greater sensitivity so only the minimum sensitivity is specified                            |         |         |         |                     |

Table 5 - LV differential receiver operating specifications

Implementor'snote: LV differential receivers will usually be implemented as shown in Figure 4.



Figure 4 - LV receiver example

8. Transmission mode detection

## 8.1 LV DIFFSENS driver

The LV DIFFSENS driver sets a voltage level on the DIFSENS line that uniquely defines a LV differential transmission mode. All LV differential terminators shall provide a LV DIFFSENS driver according to the specifications in Table 6.

| Parameter                                | max    | nominal | min  | notes                                                                  |
|------------------------------------------|--------|---------|------|------------------------------------------------------------------------|
| output voltage se                        | 1.4    | 1.3     | 1.2  |                                                                        |
| Output current<br>source dc              | 15 mA  |         | 5 mA | With TERMPWR @<br>operational levels<br>and DIFFSENS @<br>1.2 to 1.4 V |
| Input current dc                         | 10 uA  |         |      | with terminator<br>disabled                                            |
| Input sink current<br>dc<br>(Noise load) | 200 uA |         |      | @ DIFFSENS =<br>2.75 V                                                 |

Table 6 - DIFFSENS driver specifications

## 8.2 LV DIFFSENSE receiver

All LV differential devices shall incorporate the LV DIFFSENSE receiver that detects the voltage level on the DIFFSENS line for purposes of informing the device of the transmission mode being used by the bus. The LV differential DIFFSENS receiver shall be capable of detecting single ended, LV differential, and HV differential modes. Table 7 defines the receiver input levels for each of the three modes.

## Table 7 - DIFFSENS input levels

| Mode                                                                       | Single ended        | HV differential                       | LV differential |  |
|----------------------------------------------------------------------------|---------------------|---------------------------------------|-----------------|--|
| DIFFSENS line                                                              | GROUND (< 0.5 V dc) | 5V pull up through 1K<br>(> 2.5 V dc) | 0.7 to 1.9 V dc |  |
| All voltages measured at the device connector with respect to local ground |                     |                                       |                 |  |

The LV DIFFSENS receiver shall incorporate low pass with a minimum of 2 mS time constant to local ground. [This requirement provides ac common mode protection to the DIFFSENS function and allows ac receiver common mode levels much greater than 0.5 V.] LV DIFFSENS receivers shall provide 200 K ohms minimum to local ground for purposes of providing ground reference if no DIFFSENS drivers are connected to the bus. Higher values are allowed if the system integrator can guarantee that the resistor value chosen will overcome all leakage from devices on the bus and will therefore produce reliable single ended detection (see Table 7).

A typical implementation of a LV DIFFSENS receiver is shown in Figure 5.



Figure 5 - LV DIFFSENS receiver

9. Contact assignments

| Signal name | Connector<br>contact<br>number | Cable conduc | ctor number | Connector<br>contact<br>number | Signal name |
|-------------|--------------------------------|--------------|-------------|--------------------------------|-------------|
| +DB(12)     | 1                              | 1            | 2           | 35                             | - DB(12)    |
| +DB(13)     | 2                              | 3            | 4           | 36                             | -DB(13)     |
| +DB(14)     | 3                              | 5            | 6           | 37                             | -DB(14)     |
| +DB(15)     | 4                              | 7            | 8           | 38                             | -DB(15)     |
| +DB(P1)     | 5                              | 9            | 10          | 39                             | -DB(P1)     |
| + DB(0)     | 6                              | 11           | 12          | 40                             | -DB(0)      |
| + DB(1)     | 7                              | 13           | 14          | 41                             | -DB(1)      |
| + DB(2)     | 8                              | 15           | 16          | 42                             | -DB(2)      |
| + DB(3)     | 9                              | 17           | 18          | 43                             | -DB(3)      |
| + DB(4)     | 10                             | 19           | 20          | 44                             | -DB(4)      |
| + DB(5)     | 11                             | 21           | 22          | 45                             | -DB(5)      |
| + DB(6)     | 12                             | 23           | 24          | 46                             | -DB(6)      |
| + DB(7)     | 13                             | 25           | 26          | 47                             | -DB(7)      |
| + DB(P)     | 14                             | 27           | 28          | 48                             | -DB(P)      |
| GROUND      | 15                             | 29           | 30          | 49                             | GROUND      |
| DIFFSENS    | 16                             | 31           | 32          | 50                             | GROUND      |
| TERMPWR     | 17                             | 33           | 34          | 51                             | TERMPWR     |
| TERMPWR     | 18                             | 35           | 36          | 52                             | TERMPWR     |
| RESERVED    | 19                             | 37           | 38          | 53                             | RESERVED    |
| GROUND      | 20                             | 39           | 40          | 54                             | GROUND      |
| +ATN        | 21                             | 41           | 42          | 55                             | -ATN        |
| GROUND      | 22                             | 43           | 44          | 56                             | GROUND      |
| +BSY        | 23                             | 45           | 46          | 57                             | -BSY        |
| + ACK       | 24                             | 47           | 48          | 58                             | -ACK        |
| -RST        | 25                             | 49           | 50          | 59                             | -RST        |
| +MSG        | 26                             | 51           | 52          | 60                             | -MSG        |
| + SEL       | 27                             | 53           | 54          | 61                             | -SEL        |
| + C/D       | 28                             | 55           | 56          | 62                             | -C/D        |
| +REQ        | 29                             | 57           | 58          | 63                             | -REQ        |
| + I/O       | 30                             | 59           | 60          | 64                             | -I/O        |
| + DB(8)     | 31                             | 61           | 62          | 65                             | -DB(8)      |
| + DB(9)     | 32                             | 63           | 64          | 66                             | -DB(9)      |
| +DB(10)     | 33                             | 65           | 66          | 67                             | -DB(10)     |
| +DB(11)     | 34                             | 67           | 68          | 68                             | -DB(11)     |

## Table 8 - Low voltage differential contact assignments - P cable

| Signal name | Conr  | nector | Cable condu | ctor number | Connec  | ctor  | Signal name |
|-------------|-------|--------|-------------|-------------|---------|-------|-------------|
| 5           | cor   | ntact  |             |             | contact |       | 5           |
|             | nun   | nber   |             |             | numb    | er    |             |
|             | SET 1 | SET 2  |             |             | SET 2   | SET 1 |             |
| + DB(0)     | 1     | 1      | 1           | 2           | 26      | 2     | -DB(0)      |
| + DB(1)     | 3     | 2      | 3           | 4           | 27      | 4     | -DB(1)      |
| + DB(2)     | 5     | 3      | 5           | 6           | 28      | 6     | -DB(2)      |
| + DB(3)     | 7     | 4      | 7           | 8           | 29      | 8     | -DB(3)      |
| + DB(4)     | 9     | 5      | 9           | 10          | 30      | 10    | -DB(4)      |
| + DB(5)     | 11    | 6      | 11          | 12          | 31      | 12    | -DB(5)      |
| + DB(6)     | 13    | 7      | 13          | 14          | 32      | 14    | -DB(6)      |
| + DB(7)     | 15    | 8      | 15          | 16          | 33      | 16    | -DB(7)      |
| + DB(P)     | 17    | 9      | 17          | 18          | 34      | 18    | -DB(P)      |
| GROUND      | 19    | 10     | 19          | 20          | 35      | 20    | GROUND      |
| DIFFSENS    | 21    | 11     | 21          | 22          | 36      | 22    | GROUND      |
| RESERVED    | 23    | 12     | 23          | 24          | 37      | 24    | RESERVED    |
| TERMPWR     | 25    | 13     | 25          | 26          | 38      | 26    | TERMPWR     |
| RESERVED    | 27    | 14     | 27          | 28          | 39      | 28    | RESERVED    |
| GROUND      | 29    | 15     | 29          | 30          | 40      | 30    | GROUND      |
| +ATN        | 31    | 16     | 31          | 32          | 41      | 32    | -ATN        |
| GROUND      | 33    | 17     | 33          | 34          | 42      | 34    | GROUND      |
| +BSY        | 35    | 18     | 35          | 36          | 43      | 36    | -BSY        |
| +ACK        | 37    | 19     | 37          | 38          | 44      | 38    | -ACK        |
| -RST        | 39    | 20     | 39          | 40          | 45      | 40    | -RST        |
| +MSG        | 41    | 21     | 41          | 42          | 46      | 42    | -MSG        |
| +SEL        | 43    | 22     | 43          | 44          | 47      | 44    | -SEL        |
| + C/D       | 45    | 23     | 45          | 46          | 48      | 46    | -C/D        |
| +REQ        | 47    | 24     | 47          | 48          | 49      | 48    | -REQ        |
| + I/O       | 49    | 25     | 49          | 50          | 50      | 50    | -I/O        |

## Table 9 - Low voltage differential contact assignments - A cable

## 10. LV diferential configuration rules

The overall distance between terminators shall be a maximum of 35 meters.

[The real length limits are likely to be determined by attenuation limits and are not known at this time for all different loading conditions. Data exists that shows 25 meters is acheivable with less than a 2x attenuation at FAST 100 speeds using the drivers specified in this document on standard SCSI parallel twisted pair cable. There is at least a 3x attenuation allowed worst case with the present specifications in this document so the protocol limit of approximately 35 meters may not be unreasonable.]

The difference in stub length for devices shall be less than 0.5 inches from the device connector to the bonding pad on the silicon chip for the REQ, ACK, DATA and PARITY signals.

The difference in capacitance to local ground between REQ, ACK,DATA, and PARITY signals on stubs shall be less than 5 pF at the device connector.

The other configuration rules concerning stub spacing, lengths, and clustering apply is in SCSI-3 FAST 20, SCSI-3 SPI and SCSI-2 for the respective single ended speed conditions as well as for the differential conditions. [This is not unreasonable since the stub related disturbances scale with the amplitude of the signal and we have not changed the driven to detected ratio by using the LVDF specifications.]

The maximum node capcitance at the device connector shall be 25 pF.

[Note: this value may be lowered if testing indicates that it severely limits configuration rules]

## **SETUP AND HOLD TIMINGS**



\* INCLUDES SEPARATE TRANSCEIVER SKEW

ANNEX A

TERMPWR Distribution profiles

[Need to generate this annex.]

## Annex B

Additional specifications for LVDF drivers and receivers:

The following sections are copied from a TIA draft document and the contents need to be rationalized with the specifications earlier in this standard -- as of this writing no rationalization has been attempted.

The attached document is intended to provide a more complete specification of the driver and receivers so that present LVDS parts and cells may be directly used for SPI-2 LVDF applications.

## ELECTRICAL CHARACTERISTICS OF LOW VOLTAGE DIFFERENTIAL SIGNALING-MULTIPOINT (LVDS-M)

## INTERFACE CIRCUITS FOR MULTIPOINT DATA INTERCHANGE

SP

April, 98

## ELECTRICAL CHARACTERISTICS OF LOW VOLTAGE DIFFERENTIAL SIGNALING- MULTIPOINT (LVDS-M) INTERFACE CIRCUITS FOR MULTIPOINT DATA INTERCHANGE Table of Contents

| 10 |
|----|
| 10 |
| 11 |
| 11 |
| 12 |
| 15 |
| 18 |
| 20 |
| 23 |
| 29 |
|    |
|    |
| 31 |
| 32 |
| 45 |
| 45 |
| 47 |
| 50 |
|    |

## **List of Figures**

| Figure 1 - LVDF terminator example                                           | 13 |
|------------------------------------------------------------------------------|----|
| Figure 2 - Terminator bias generator characteristics                         | 14 |
| Figure 3 - Universal driver architecture                                     | 17 |
| Figure 4 - LV receiver example                                               | 18 |
| Figure 5 - LV DIFFSENS receiver                                              | 20 |
| Figure 6 - Multipoint application of LVDS-M interface circuits.              | 31 |
| 1. Figure 7 - Generator voltage and current definitions.                     | 33 |
| 1. Figure 8 - Signaling sense                                                | 33 |
| 2. Figure 9 - Open-circuit output voltage test circuit                       | 34 |
| 2. Figure 10 - Differential output voltage test circuit                      | 34 |
| 2. Figure 11 - Generator offset voltage test circuit.                        | 35 |
| 2. Figure 12 - Generator short-circuit test circuit                          | 35 |
| 2. Figure 13 - Generator off-state output current test circuit               | 36 |
| 2. Figure 14 - Generator output signal waveform                              | 37 |
| 2. Figure 15 - Dynamic generator output balance measurement.                 | 38 |
| 1. Figure 16 - Receiver voltage and current definitions                      | 39 |
| 2. Figure 17 - Receiver input voltage definitions.                           | 39 |
| 2. Figure 18 - Receiver input voltage threshold test circuit                 | 40 |
| 2. Figure 19 - Receiver input current measurements                           | 41 |
| 2. Figure 20 - Generator/receiver off-state output current test circuit      | 41 |
| 2. Figure 21 - Terminating interchange input current - voltage measurements  | 43 |
| 4. Figure 22 - Terminating interchange input current vs. input voltage range | 44 |
| 5. Figure 23 - Optional grounding arrangement A.                             | 46 |
| 5. Figure 24 - Optional grounding arrangement B.                             | 46 |

## List of Tables

| The bit ordering used in SCSI is defined in table 1                         | 11 |
|-----------------------------------------------------------------------------|----|
| Table 2 - LVDF terminator specifications                                    | 14 |
| Table 3 - Terminator bias generator specifications                          | 14 |
| Table 4 - LV differential driver operating specifications                   | 16 |
| Table 5 - LV differential receiver operating specifications                 | 18 |
| Table 6 - DIFFSENS driver specifications                                    | 19 |
| Table 7 - DIFFSENS input levels                                             | 19 |
| Table 8 - Low voltage differential contact assignments - P cable            | 21 |
| Table 9 - Low voltage differential contact assignments - A cable            | 22 |
| 1. Table 10 - Receiver minimum and maximum input voltages.                  | 40 |
| 1. Table 11 - Attenuation budget example.                                   | 42 |
| 1. Table 12 - Test input currents and voltages for terminating interchanges | 43 |

### FOREWORD

#### (This foreword is not part of this Standard)

This Standard was formulated under the cognizance of TIA Subcommittee TR-30.2 on Data Transmission Interfaces.

This Standard specifies low voltage differential signaling generators and receivers for data interchange across multipoint bus structures (LVDS-M). LVDS-M is capable of operating at data signaling rates up to 655 Mbit/s, devices may be designed for data signaling rates less than 655 Mbit/s, 100 Mbit/s for example, when economically required for that application.

This Standard was developed in response to a demand from the data communications community for a general purpose high speed interface standard for use in high throughput DTE-DCE interfaces.

The voltage levels specified in this Standard were specified such that maximum flexibility would be provided, while providing a low power, high speed, differential interface. Generator output characteristics are independent of power supply, and may be designed for standard +5 V, +3.3 V or even power supplies as low as +2.5 V. Integrated circuit technology may be BiCMOS, CMOS, or GaAs technology. The low voltage (330 mV) swing limits power dissipation, while also reducing radiation of EMI signals. Differential signaling provides multiple benefits over single-ended signaling, notably common mode rejection, and magnetic canceling.

The DC electrical levels are similar to electrical levels described in the IEEE 1596.3 standard, and will inter-operate at certain data signaling rates.

This Standard includes two Annexes, both are informative only. Annex A provides guidelines for application, addressing data signaling rate and cable length issues. Annex B provides comparison information with other interface standards, and references to this Standard.

## 11. SCOPE

This Standard specifies the electrical characteristics of low voltage differential signaling interface circuits, normally implemented in integrated circuit technology, that may be employed when specified for the interchange of binary signals between:

Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE),

Data Terminal Equipment (DTE) and Data Terminal Equipment (DTE),

or in any point-to-point interconnection of binary signals between equipment.

The interface circuit includes a generator connected by a balanced interconnecting media to a load consisting of a termination impedance and a receiver(s). The interface configuration is an uncomplicated point-to-point interface. The electrical characteristics of the circuit are specified in terms of required voltage, and current values obtained from direct measurements of the generator and receiver (load) components at the interface points.

The logic function of the generator and the receiver is not defined by this Standard, as it is application dependent. The generators and receivers may be inverting, non-inverting, or may

include other digital blocks such as parallel-to-serial or serial-to-parallel converters to boost the data signaling rate on the interchange circuit as required by the application.

Minimum performance requirements for the balanced interconnecting media are furnished. Guidance is given in Annex A, Section A.2 with respect to limitations on data signaling rate imposed by the parameters of the cable length, attenuation, and crosstalk for individual installations for a typical cable media interface.

It is intended that this Standard will be referenced by other standards that specify the complete interface (i.e., connector, pin assignments, function) for applications where the electrical characteristics of a low voltage differential signaling interface circuit is required. This Standard does not specify other characteristics of the DTE-DCE interface (such as signal quality, protocol, bus structure, and/or timing) essential for proper operation across the interface.

When this Standard is referenced by other standards or specifications, it should be noted that certain options are available. The preparer of those standards and specifications must determine and specify those optional features which are required for that application.

## 12. NORMATIVE REFERENCES

The following Standard contains provisions which, through reference in this text, constitute provisions of this Standard. At the time of publication, the edition indicated was valid. All standards are subject to revision, and parties to agreements based on this Standard are encouraged to investigate the possibility of applying the most recent edition of the standard indicated below. ANSI and TIA maintain registers of currently valid national standards published by them.

ANSI/TIA/EIA-422-B-1994 Electrical Characteristics of Balanced Voltage Digital Interface Circuits EIA-485 Standard for Electrical Characteristics of Generators and Receivers for Use in Balanced Digital Multipoint Systems

ANSI/TIA/EIA-612-1993 Electrical Characteristics for an Interface at Data Signaling Rates up to 52 Mbit/s

## 13. DEFINITIONS, SYMBOLS AND ABBREVIATIONS

For the purposes of this Standard, the following definitions, symbols and abbreviations apply:

### 13.1 Data signaling rate

Data signaling rate - expressed in the units bit/s (bits per second), is the significant parameter. It may be different from the equipment's data transfer rate, which employs the same units. Data signaling rate is defined as 1/tui where tui is the minimum interval between two significant instants.

## 13.2 DTE

Data Terminal Equipment

### 13.3 DCE

Data Circuit-Terminating Equipment

### 13.4 LVDS-M

Low Voltage Differential Signaling

### 13.5 Star (\*)

Star (\*) - represents the opposite input condition for a parameter. For example, the symbol Q represents the receiver output state for one input condition, while  $Q^*$  represents the output state for the opposite input state.

## 14. APPLICABILITY

## 14.1 General applicability

The provisions of this Standard may be applied to the circuits employed at the interface between equipments where information being conveyed is in the form of binary signals. This Standard specifies the electrical characteristics of the interchange points marked A and B, A' and B', or A/A' and B/B' figure 1.



R<sub>t</sub> - Termination resistance

## Figure 6 - Multipoint application of LVDS-M interface circuits.

The LVDS-M interface is intended for use where any of the following conditions prevail: a. The data signaling rate is too great for effective unbalanced (single-ended) operation. b. The data signaling rate exceeds the capability of TIA/EIA-422-B, EIA-485, or TIA/EIA-612 balanced (differential) electrical interfaces.

c. The balanced interconnecting media is exposed to extraneous noise sources that may cause an unwanted voltage up to  $\pm 1$  V measured between the signal conductor and circuit common of a generator or receiver.

d. It is necessary to minimize electromagnetic emissions and interference with other signals. e. Logical inversion of the signals may be required; e.g., a True signal can be changed from a high-level to a low-level by exchanging the A and B connections to the balanced interconnecting media.

## 14.2 Data signaling rate

The LVDS-M interface circuit will normally be utilized on data and timing, or control circuits where the data signaling rate is up to a recommended maximum limit of 655 Mbit/s. This limit is determined by the generator transition time characteristics, the media characteristics, and the distance between the generator and the load. Certain applications may impose a different (lower or higher) limit for the maximum data signaling rate. This may be accomplished by specifying a different minimum generator transition time specification, a different percentage of transition time

vs. unit interval at the load, or by a different assumption of the maximum balanced interconnecting media signal distortion which is length dependent.

The theoretical maximum limit is calculated at 1.923 Gbit/s, and is derived from a calculation of signal transition time at the load assuming a loss-less balanced interconnecting media. The recommended signal transition time (tr or tf) at the load should not exceed 0.5 of the unit interval to preserve signal quality. This Standard specifies that the transition time of the generator into a test load be 260 ps or slower. Therefore, with the fastest generator transition time, and a loss-less balanced interconnecting media, and applying the 0.5 restriction, yields a minimum unit interval of 520 ps or 1.923 Gbit/s theoretical maximum data signaling rate.

1 - 655 Mbit/s is the maximum data signaling rate for a serial channel, and employing a parallel bus structure (4, 8, 16, 32, etc. - bus width) can easily extend the obtainable equivalent bit rate into the Gbit/s range.

2 - The recommended maximum data signaling rate is derived from a calculation of signal transition time at the load. For example, if a cable media is selected, a maximum signal rise time degradation is assumed to be 500 ps, since cables are not loss-less (500 ps represents a typical amount of rise time distortion on 5 meters of cable media). Therefore, allowing a 500 ps degradation of the signal in the interconnecting cable yields a 760 ps (fastest) signal at the load. Therefore, with the fastest generator transition time, and a cable with only 500 ps of signal degradation (transition time), and applying the 0.5 restriction, yields a minimum unit interval of 1.520 ns or 655 Mbit/s recommended maximum data signaling rate.

Generators and receivers meeting this Standard need not operate over the entire data signaling rate range specified. They may be designed to operate over narrower ranges that satisfy more economically specified applications, for example at lower data signaling rates. When a generator is limited to a narrower range of data signaling rates, the transition time of the generator may be slowed accordingly to limit noise generation. For example, at 100 Mbit/s the generator's transition time should be in the range of 500 ps to 3 ns (5% to 30% of the unit interval), and the signal transition time at the load should not exceed 5 ns (50% of the unit interval).

While a restriction of maximum cable length in not specified, recommendations are given on how to determine the maximum data signaling rate for a typical cable media application (see A.2).

## 15. ELECTRICAL CHARACTERISTICS

The LVDS-M interface circuit consists of any combination of generators (G), receivers (R), or transceivers (G/R) totalling thirty-two (32) and a balanced interconnecting media. The following electrical characteristics of the interchange connection of these components will allow electrical compatibility and interchangeability of compliant components.

### 15.1 Generator characteristics

The fundamental characteristic of a LVDS-M generator is the generation of a first-step differential output voltage of at least 250 mV at the A and B interchange connections to the balanced media. Other charcteristics that affect system performance are the common-mode output voltage, the maximum differential output voltage, the output impedance, and the output signal wave shape. The requirements that follow, define these characteristics in terms of the voltages and currents defined in figure 2.



## 1. Figure 7 - Generator voltage and current definitions.

These requirements are for a generator only. See 5.3 for the characteristics of a combination Generator/Receiver (transceiver).

The signaling sense of the voltages appearing across the termination resistor is defined in figure 3 as follows:

a. The A terminal of the generator shall be negative with respect to the B terminal for a binary 1 or OFF state.

b. The A terminal of the generator shall be positive with respect to the B terminal for a binary 0 or ON state.

The logic function of the generator and the receiver is beyond the scope of this Standard, and therefore is not defined.



#### 1. Figure 8 - Signaling sense.

## 15.1.1 Open-circuit output voltages, $V_{\text{OA}}$ and $V_{\text{OB}}$

To limit the maximum steady-state voltages at any interchange on the LVDS-M bus, the generator output voltage must be restricted. The highest output voltage occurs with no output current. The voltage between each output terminal of the generator circuit and its common shall be between 0 V and 2.5 V when measured in accordance with figure 4. This requirement shall be met in all binary or Off states.

0 V  $\leq$  V\_A  $\leq$  2.5 V and 0 V  $\leq$  V\_B  $\leq$  2.5 V





#### 15.1.2 Differential output voltage, V<sub>t</sub>

1.

To assure sufficient voltage to define a valid logic state at any interchange on a fully loaded LVDS-M bus in the presence of a ground potential difference, a minimum differential ouput voltage must be generated. This value must be large enough that, after attenuation and allowance for differential noise coupling, there is at least  $\pm$ 100 mV across the interchange points. A minimum of  $\pm$ 250 mV at the generator interchange allows for a loss of 125 mV of signal amplitude or 6 dB of attenuation. There must also be an upper limit to the differential output voltage to define the maximum voltage that can be attained at an interchange. A maximum output of 450 mV sets the upper bound. This maximum output, in conjunction with the generator common-mode output voltage, allowable ground potential difference, and application specific parameters shall maintain a voltage between 0 V and 2.5 V between any interchange point and its common.

The steady-state magnitude of the differential output voltage (Vt), shall be greater than or equal to 250 mV and less than or equal to 450 mV when measured with the test circuit shown in figure 5. For the opposite binary state, the polarity of Vt shall be reversed (Vt\*). The steady-state magnitude of the difference between Vt and Vt\* shall be 50 mV or less.

 $\begin{array}{l} 250 \text{ mV} \leq \mid \text{Vt} \mid \leq 450 \text{ mV} \\ 250 \text{ mV} \leq \mid \text{Vt}^* \mid \leq 450 \text{ mV} \\ \mid \text{Vt} \mid - \mid \text{Vt}^* \mid \leq 50 \text{ mV} \end{array}$ 



2. Figure 10 - Differential output voltage test circuit.

## 15.1.3 Offset (common-mode output) voltage, Vos

The generator output offset plus ground potential difference plus one-half of the differential output signal may appear across an interchange point and its common.

The steady-state magnitude of the generator offset voltage ( $V_{OS}$ ), measured with the test load of figure 6 and the generator circuit common shall be greater than or equal to 1.125 V and less than or equal to 1.375 V for either binary state. The steady-state magnitude of the difference of Vos for one binary state and Vos\* for the opposite binary state shall be 50 mV or less.



1.

2. Figure 11 - Generator offset voltage test circuit.

## 15.1.4 Short-circuit currents, $I_{SA}$ and $I_{SB}$

Since a LVDS-M bus allows multiple generators, the possibility of contention requires a restriction on the power that may be sourced to the interchange. This is accomplished with a maximum allowable current from the generator.

With the generator output terminals short-circuited to a variable voltage source, the magnitudes of the currents ( $I_{SA}$  and  $I_{SB}$ ) shall not exceed 24.0 mA for either binary state (see figure 7) over a test voltage range of 0 V to 2.5 V.

 $|I_{SA}| \le 24.0 \text{ mA}$ 

| I<sub>SB</sub> | <u><</u> 24.0 mA



2. Figure 12 - Generator short-circuit test circuit.

1.

## 15.1.5 Off-state output currents, $I_{OFFA}$ and $I_{OFFB}$

A generator which is not transmitting and connected to the LVDS-M bus, must not load the bus excessively. This requires restriction of the steady-state and ac currents that can flow at such an interchange. Since the ac loading of an interchange is common to all types, this requirement is specificed under *5.5 System characteristics*.

With the generator in an Off condition (i.e., not transmitting) and the output terminals shortcircuited to a variable voltage source, the steady-state magnitudes of the currents,  $I_{OFFA}$  and  $I_{OFFB}$ shall not exceed 20  $\mu$ A over a test voltage range of 0 V to 2.5 V. (see figure 8)

These measurements apply with the generator's power supply in both power-on and power-off conditions.

 $\mid$  I<sub>OFFA</sub>  $\mid$   $\leq$  20  $\mu$ A  $\mid$  I<sub>OFFB</sub>  $\mid$   $\leq$  20  $\mu$ A



1.

2. Figure 13 - Generator off-state output current test circuit.

### 15.1.6 Output signal waveform

The differential output switching or transition time of a generator influences the maximum data rate and maximum stub lengths of a LVDS-M interface. Excessive over and under shoot of the ouput signal can cause electromagnetic emmissions or false logic state changes on the media. During transitions of the generator output between alternating binary states (one-zero-one-zero, etc.), the differential voltage measured across the  $60\Omega \pm 5\%$  test load (R<sub>L</sub>) and a maximum lumped instrumentation capacitance of 5 pF (C<sub>L</sub>), shall be such that the voltage monotonically changes between 0.2 and 0.8 of the steady-state output, V<sub>ss</sub>, and is less than or equal to 0.3 of the unit interval (at the maximum data signaling rate to be employed up to 200 Mbit/s). Above 200 Mbit/s the transition time shall be greater than or equal to 260 ps and less than or equal to 1.5 ns. (see figure 9)

The signal voltage shall not vary more than  $\pm 20\%$  of the steady-state value until the next binary transition occurs.

 $V_{ss}$  is defined as the voltage difference between the two steady-state values of the generator output ( $V_{ss} = 2 |V_t|$ ).

Measurement equipment used for compliance testing shall provide a bandwidth of 1 GHz minimum.

For data signaling rates < 200 Mbit/s (tui > 5 ns):

tr <u><</u> 0.3 tui, tf <u><</u> 0.3 tui

For data signaling rates  $\geq$  200 Mbit/s and  $\leq$  655 Mbit/s (1.526 ns  $\leq$  tui  $\leq$  5 ns): 260 ps < tr < 1.5 ns, 260 ps < tf < 1.5 ns



### 2. Figure 14 - Generator output signal waveform.

#### 15.1.7 Dynamic output signal balance

A mismatch in the magnitude of rate at which the voltage changes at the A and B interchange points, results in a common-mode ac signal. This may cause electromagnetic emmissions from the media or differential signal distortion.

During transitions of the generator output between alternating binary states (one-zero-one-zero, etc.), the resulting imbalance of the offset voltage ( $V_{os}$ ) measured between the matched  $27\Omega \pm 1\%$  test load resistors ( $R_L$ ) to circuit common (C) and with a maximum lumped instrumentation capacitance of 5 pF ( $C_L$ ) connected as shown in figure 10, should not vary more than 150 mVpp (peak-to-peak). Measurement equipment used for compliance testing shall provide a bandwidth of 1 GHz minimum.



## 1.

## 2. Figure 15 - Dynamic generator output balance measurement.

### 15.2 Receiver characteristics

A receiver indicates the logical state of the LVDS-M bus as defined by the differential voltage that exists at the interchange. A difference voltage as low as 100 mV defines the state. The receiver must detect this difference over the allowable common-mode input voltage range as determined by the generator output offset and ground difference voltages.

The requirements that follow, define these characteristics in terms of the voltages and currents defined in figure 11.



## 1. Figure 16 - Receiver voltage and current definitions.

#### 15.2.1 Receiver input voltage threshold, V<sub>π</sub>

Over an entire common-mode voltage range of 0.050 V to 2.350 V (referenced to receiver circuit common), the receiver shall not require a differential input voltage ( $V_{ID}$ ) of more than  $\pm 100$  mV to correctly assume the intended binary state. Reversing the polarity of  $V_{ID}$  shall cause the receiver to assume the opposite binary state.

The receiver shall indicate the logical state at the interchange with a differential input of up to 525 mV.

To allow wire-or operation of the bus, the receiver should maintain the correct logic state for differential input voltages up to 2.5 V in magnitude.

The receiver shall withstand a voltage at the A' or B' terminals not greater than 2.5 V or less than 0 V with respect to receiver circuit common without damage.

The receiver shall withstand a differential input voltage magnitude of 2.5 V with no damage occurring to the receiver inputs.

 $V_{IT} < \pm 100 \text{ mV}$  (differential)

100 mV < Valid Differential Input Voltage Range < 525 mV

0 V < Valid Input Voltage (to circuit common) < 2.5 V



2. Figure 17 - Receiver input voltage definitions.

1.

Table 1 lists the minimum and maximum operating voltages of the receiver (input voltage, differential input voltage, and common-mode input voltage), and the test circuit is shown in figure 13.

NOTE 7 - The logic function of the receiver is not defined by this Standard.

1. Table 10 - Receiver minimum and maximum input voltages.

| Applied<br>(Input Voltage<br>to circuit co<br>Via | Voltages<br>e - referenced<br>ommon - C')<br>Vib | Resulting<br>Differential Input<br>Voltage<br>VID | Resulting<br>Common Mode<br>Input Voltage<br>VCM | Reason<br>of Test |
|---------------------------------------------------|--------------------------------------------------|---------------------------------------------------|--------------------------------------------------|-------------------|
| +1.250 V                                          | +1.150 V                                         | +100 mV                                           | +1.200 V                                         | To guarantee      |
| +1.150 V                                          | +1.250 V                                         | -100 mV                                           | +1.200 V                                         | operation         |
| +2.400 V                                          | +2.300 V                                         | +100 mV                                           | +2.350 V                                         | with minimum      |
| +2.300 V                                          | +2.400 V                                         | -100 mV                                           | +2.350 V                                         | VID applied       |
| +0.100 V                                          | 0 V                                              | +100 mV                                           | +0.050 V                                         | versus VCM        |
| 0 V                                               | +0.100 V                                         | -100 mV                                           | +0.050 V                                         | range             |
| +1.500 V                                          | +0.900 V                                         | +600 mV                                           | +1.200 V                                         | To guarantee      |
| +0.900 V                                          | +1.500 V                                         | -600 mV                                           | +1.200 V                                         | operation         |
| +2.400 V                                          | +1.800 V                                         | +600 mV                                           | +2.100 V                                         | with maximum      |
| +1.800 V                                          | +2.400 V                                         | -600 mV                                           | +2.100 V                                         | VID applied       |
| +0.600 V                                          | 0 V                                              | +600 mV                                           | +0.300 V                                         | versus VCM        |
| 0 V                                               | +0.600 V                                         | -600 mV                                           | +0.300 V                                         | range             |



## 1.

## 2. Figure 18 - Receiver input voltage threshold test circuit.

## 15.2.2 Receiver input currents, I<sub>ia</sub> and I<sub>ib</sub>

As with a generator, a receiver must not load the bus excessively. Since the ac loading of an interchange is common to all types, this requirement is specificed under *5.5 System characteristics*.

With the voltage  $V_{iA}$  (or  $V_{iB}$ ) ranging from 0 V to +2.4 V while  $V_{iB}$  (or  $V_{iA}$ ) is held at +1.2 V ± 50 mV, the resultant input current  $I_{iA}$  (or  $I_{iB}$ ) shall be no greater than 20 µA in magnitude. These measurements apply with the receiver's power supply in both power-on and power-off conditions. (see figure 14)

| I<sub>iA</sub> | <u><</u> 20 μA | I<sub>iB</sub> | <u><</u> 20 μA



1.

### 2. Figure 19 - Receiver input current measurements.

#### 15.3 Generator/receiver output/input currents, IOFFA/A' and IOFFB/B'

The generator/receiver shall meet the requirements of sections 5.1 and 5.2 when enabled accordingly. However, the off-state output current of the generator and receiver input currents shall not be added for the generator/receiver. The load presented to the LVDS-M bus shall comply with the following and 5.5 *System characteristics.* 

With the generator/receiver in an Off condition (i.e., not transmitting) and the output terminals short-circuited to a variable voltage source, the magnitudes of the currents ( $I_{OFFA}$  and  $I_{OFFB}$ ) shall not exceed 20  $\mu$ A over a test voltage range of 0 V to 2.5 V. (see figure 15)

These measurements apply with the generator/receiver's power supply in both power-on and power-off conditions.



1.

2. Figure 20 - Generator/receiver off-state output current test circuit.

#### 15.4 Interconnecting media electrical characteristics

The balanced interconnecting media shall consist of paired metallic conductors in any configuration which will maintain balanced signal transmission.

NOTE 10 - The actual media is not specified and may be: twisted pair cable, twinax cable (parallel pair), flat ribbon cable, or printed-circuit board (PCB) traces.

The performance of any balanced interconnecting media used shall be such to maintain the necessary signal quality for the specific application. If necessary for system consideration, shielding may be employed (see 8.2).

Annex A to this Standard provides guidance on performance and cable length versus data signaling rate and cable recommendations for typical cable applications.

## 15.4.1 Characteristic impedance

The characteristic impedance of the balanced media shall be 110 $\Omega$  +/- 20% from 10 MHz to the application data rate in Hertz.

Note - It is assumed that there are 2 bits transmitted per cycle so that the fundamental frequency of a data rate of X bps is X/2 Hz.

## 15.4.2 Attenuation

The attenuation of the output signal from a generator interchange shall be no more than 4.9 dB at any receiving interchange connected to the balanced media. This assures at least 100 mV at any interchange with the lowest media chararacteristic impedance and the weakest generator. The total attenuation includes that of the media and the interchange(s).

The maximum attenuation requirement shall be met at any frequency up to the application data rate in Hertz.

| Parameter                           | Derivation                                       | Example                                    |
|-------------------------------------|--------------------------------------------------|--------------------------------------------|
| Minimum Output Signal, Vout         | $V_t/R_L \times Z_O/2$                           | 0.25/(60x1.05)x88/2=0.175V                 |
| Maximum signal loss, V <sub>x</sub> | V <sub>OUT</sub> (1-log <sup>-1</sup> (-4.9/20)) | 0.175x(1-0.569)=0.075V                     |
| Media Attenuation, V <sub>m</sub>   | V <sub>OUT</sub> (1-log <sup>-1</sup> (AL/20))   | 0.175xlog <sup>-1</sup> (0.2x10/20)=0.031V |
| Total Attenuation for interchange   | V <sub>x</sub> - V <sub>m</sub>                  | 0.075 - 0.031 = 0.044V                     |
| losses, V <sub>AB</sub>             |                                                  |                                            |

## 1. Table 11 - Attenuation budget example.

## 15.4.3 Additional parameters

Additional parameters not specified which are application dependent (see Annex A) are: Maximum Attenuation, Maximum Propagation Delay, Maximum Propagation Delay Skew, Maximum Near End Crosstalk (NEXT), and Maximum Far End Crosstalk (FEXT). Crosstalk, skew, and related pair balance parameters may impact applications with multiple signal transmission lines.

## 15.5 System characteristics

### 15.5.1 Media termination characteristics

All applications shall use a termination impedance at each end of the balanced media. The recommended value is between 90 $\Omega$  and 132 $\Omega$ . The actual value should be selected to match the media characteristic impedance (+20/-0%) from 10 MHz to the application frequency. The termination impedance may be integrated onto the receiver integrated circuit, but subject to meeting the requirements of 5.5.2 instead of 5.1.5 and 5.2.2.

NOTE 8 - Due to the high application frequency, care should be taken in choosing proper components such as the termination resistor, and in layout of the printed circuit board. The use of surface mount components is highly recommended to minimize parasitic inductance, and lead length of the termination resistor. Wire wound resistors are not recommended.

NOTE 9 - Matching of impedance of the PCB traces, connectors and balanced interconnect media is highly recommended. Impedance variations along the entire interconnect path should be minimized since they degrade the signal path and may cause reflections of the signal.

### 15.5.2 Terminating interchanges

As stated earlier, the impedance matching termination may be integrated with the generator, receiver, or generator/receiver. When done, the following interchange requirements supercede the

generator Off-state output current requirements of 5.1.5, the receiver input current requirements of 5.2.2, and the generator/receiver output/input current requirements of 5.3.

With the applied voltage (Vin) and forced current (Iin) listed in table 1 applied to the corresponding inputs, the resultant differential input voltage magnitude (Vid) shall be between the values listed in table 1. The test circuit is shown in figure 10 and applies only to interchanges that provide an internal termination impedance. These measurements apply with the generator's, receiver's, or generator/receiver's power supply in both power-on and power-off conditions.

| T     40 T     1                 | and the second second second second |                         |
|----------------------------------|-------------------------------------|-------------------------|
| I and I / I lost innuit currents | and voltades for the                | arminating interchanges |
|                                  |                                     |                         |
|                                  |                                     |                         |

|                 |              |          |                | Resulting     |
|-----------------|--------------|----------|----------------|---------------|
| Applied Voltage | Forced       | Switch   | Resulting      | Differential  |
| Vin             | Loop Current | Position | Input Voltage  | Input Voltage |
| (V)             | lin          | S1 - S2  | Vr             | Range - Vid   |
|                 | (mA)         |          | (V)            | (mV)          |
| 2.4             | - 2.5        | A' - B'  | 2.070 to 2.175 | +225 to +330  |
| 2.4             | - 4.5        | A' - B'  | 1.806 to 1.995 | +405 to +596  |
| 2.4             | - 2.5        | B' - A'  | 2.070 to 2.175 | -225 to -330  |
| 2.4             | - 4.5        | B' - A'  | 1.806 to 1.995 | -405 to -596  |
| 0               | - 2.5        | A' - B'  | 0.225 to 0.330 | -225 to -330  |
| 0               | - 4.5        | A' - B'  | 0.405 to 0.594 | -405 to -596  |
| 0               | - 2.5        | B' - A'  | 0.225 to 0.330 | +225 to +330  |
| 0               | - 4.5        | B' - A'  | 0.405 to 0.594 | +405 to +596  |

NOTE 5 - Current into a terminal is positive, and current out of a terminal is negative.



2. Figure 21 - Terminating interchange input current - voltage measurements.



3.

| VID | - Differential Input Voltage - mV

## 4. Figure 22 - Terminating interchange input current vs. input voltage range.

The input impedance of the terminating interchange is dominated by the low impedance differential termination impedance ( $Z_T$ ). The resulting input impedance calculated from the measurements describe in table 1 shall be greater than or equal to 90 $\Omega$  and less than or equal to 132 $\Omega$ .

 $90\Omega < Z_T < 132\Omega$ 

NOTE 6 - The internal termination impedance may be a simple resistor incorporated into the package, integrated on the die, or composed of active devices on the die. The exact structure of the termination impedance is beyond the scope of this Standard.

## 15.5.3 Interchange input impedance

The input impedance magnitude into an LVDS-M interchange shall be be determined for any frequency below the application data rate in Hertz.

Note - the interchange includes the connection from the balanced media to the silicon, or stub. A stub that is long with respect to the signal rise or fall times will take on transmission line characteristics. This will make it difficult, if not impossible, to maintain sufficiently high input impedance for a useful bus structure. See Annex A for guidelines.

The minimum allowable input impedance magnitude of a non-terminating interchange depends upon the media attenuation and the number of interchanges. To aid system design and specification, a unit load is defined as  $20k\Omega$ . Each unit load nominally represents a loss of 0.1 dB. An interchange with an input impedance of  $10k\Omega$  represents two unit loads and about 0.2 dB signal loss. A  $40k\Omega$  input impedance would represent one-half unit load and 0.5 dB loss.

## 15.5.4 Total load limit

The total number of interchanges to be connected to the LVDS-M bus shall be such that the combination of unit load and media attenuation is less than 4.9 dB. For example, a 10 m media with -0.2 dB/m leaves enough signal for about 29 unit loads.

### 15.5.5 Failsafe operation

Other standards and specifications using the electrical characteristics of the LVDS-M interface circuit may require that specific interchange circuits be made failsafe to certain fault conditions. Such fault conditions may include one or more of the following:

1) generator in power-off condition

2) receiver not connected with the generator

3) open-circuited interconnecting cable

4) short-circuited interconnecting cable

5) input signal to the load remaining within the transition region  $(\pm 100 \text{ mV})$  for an abnormal period of time (application dependent)

When detection of one or more of the above fault conditions is required by specified applications, additional provisions are required in the load and the following items must be determined and specified:

1) which interchange circuits require fault detection

2) what faults must be detected

3) what action must be taken when a fault is detected; the binary state that the receiver assumes4) what is done does not violate this Standard

The method of detection of fault conditions is beyond the scope of this Standard.

## 16. CIRCUIT PROTECTION

The LVDS-M interchange, under either the power-on or power-off condition, complying to this Standard shall not be damaged under the following conditions:

a. Generator open circuit.

b. Short-circuit across the balanced interconnecting media.

c. Short-circuit to circuit common or 2.5 V.

NOTE 12 - It is advisable that there be protection from Electrostatic Discharge to the LVDS-M interchange. The extent of which should be determined and specified by the application.

## 17. OPTIONAL GROUNDING ARRANGEMENTS

### 17.1 Signal common (ground)

Proper operation of the LVDS-M interface circuits requires the presence of a signal common path between the circuit commons of the equipment along the media. The signal common interchange lead shall be connected to the circuit common which shall be connected to protective ground by any one of the following methods, shown in figures 18 and 19, as required by specific application. The same configuration need not be used at both ends of an interconnection; however, care should be exercised to prevent establishment of ground loops carrying high currents.

### 17.1.1 Configuration "A"

The circuit common of the equipment is connected to protective ground, at one point only, by a 100  $\pm 20\%$ , resistor with a power dissipation rating of 0.5 W. An additional provision may be made for the resistor to be bypassed with a strap to connect circuit common and protective ground directly together when specific installation conditions necessitate.

NOTE 13 - Under certain ground fault conditions in configuration "A", high ground currents may cause the resistor to fail; therefore, a provision shall be made for inspection and replacement of the resistor.



1.

- 2. Legend:
- 3. GWG = Green wire ground of power system
- 4. SC = Signal common interchange circuit
- 5. Figure 23 Optional grounding arrangement A.

## 17.1.2 Configuration "B"

The circuit common shall be connected directly to protective ground.



- 3. GWG = Green wire ground of power system
- 4. SC = Signal common interchange circuit
- 5. Figure 24 Optional grounding arrangement B.

### 17.2 Shield ground - cable applications

Some interface applications may require the use of shielded balanced interconnecting media for EMI or other purposes. When employed, the shield shall be connected only to frame ground at either or both ends depending on the specific application. The means of connection of the shield and any associated connector are beyond the scope of this Standard.

## 18. ANNEX A (informative)

### GUIDELINES FOR CABLE APPLICATION

(This annex is not a formal part of the attached TIA/EIA Recommended Standard, but is included for information purposes only.)

#### 18.1 Interconnecting cable

The following section provides further information to Section 5.3 and is additional guidance concerning operational constraints imposed by the cable media parameters of length and termination.

Generally, if more than one signal transmission line is required for an interface, twisted pairs are necessary to balance coupling reactance between individual conductors of adjacent pairs and thus reduce crosstalk.

### 18.1.1 Length

The length of the cable separating the generator and the load is based on a maximum loop resistance of 50 , and a corresponding 125 mV loss of the signal.

The following examples given take only the DC effects into account in determining the maximum cable length. This would pertain to low speed operation only. The AC effects will limit the maximum cable length before the DC resistance for high speed applications. See section A.2. For the following cables gauges, the corresponding maximum length for a 50 mV signal loss is:

| 0      | 0 0 .      | 1 0         |
|--------|------------|-------------|
| 28 AWG | 50 meters  | (164 feet), |
| 24 AWG | 150 meters | (492 feet)  |

Longer lengths are possible, if the voltage attenuation is allowed to decrease the minimum generator differential output voltage to the maximum receiver threshold voltage (250 mV to 100 mV) for a 150 mV voltage attenuation or -7.9 db. For the following cables gauges, the corresponding maximum length at a 150 mV signal loss is:

| , en lanng man |            | i e e i gi a i e |
|----------------|------------|------------------|
| 28 AWG         | 150 meters | (492 feet),      |
| 24 AWG         | 450 meters | (1,476 feet)     |

### 18.1.2 Typical cable characteristics

### 18.1.2.1 Parallel interface cable

The following characteristics apply to common parallel interface cable (as used for TIA/EIA-613, and other I/O interface standards) consisting of 25 twisted pairs surrounded by an overall shield:

### 18.1.2.1.1 Parallel cable, physical characteristics

| Conductor                                        | 28 AWG, 7 strands of 36 AWG, tinned annealed copper, nominal |  |  |  |
|--------------------------------------------------|--------------------------------------------------------------|--|--|--|
|                                                  | diameter 0.38 mm (0.015 inch)                                |  |  |  |
| Insulation                                       | Polyethylene or polypropylene; 0.24 mm (0.0095 inch) nominal |  |  |  |
| wall thi                                         | ckness; 0.86 mm (0.034 inch) outside diameter                |  |  |  |
| Foil Shield                                      | 0.051 mm (0.002 inch) nominal thickness aluminum / polyester |  |  |  |
| laminated tape helically wrapped around the core |                                                              |  |  |  |
| Braid Shield                                     | braided 36 AWG, tinned copper with 80% minimum coverage, in  |  |  |  |
| electric                                         | al contact with the aluminum surface of the foil shield      |  |  |  |
| Diameter                                         | nominal overall cable diameter 9.5 mm (0.375 inch)           |  |  |  |
|                                                  |                                                              |  |  |  |

### 18.1.2.1.2 Parallel cable, electrical characteristics

| DC Resistance      | 221 / km (67.5 /1000 feet)              |                   |
|--------------------|-----------------------------------------|-------------------|
| Mutual Capacitance | 43 pF/m (13 pF/ft) at 1 kHz             |                   |
| Impedance          | (characteristic, differential mode) 110 | nominal at 50 MHz |
| Propagation Delay  | 4.8 ns/m (1.46 ns/ft)                   |                   |

| Attenuation       | 0.28 dB/m (0.085 dB/ft) at 50 MHz            |
|-------------------|----------------------------------------------|
| Skew              | (propagation delay) 0.115 ns/m (0.035 ns/ft) |
| Maximum Crosstalk | (Near End, NEXT) 30 dB at 50 MHz             |

## 18.1.2.2 Serial interface cable

The following characteristics apply to a common Category 5 serial interface cable (as used for TIA/EIA-422-B, and other I/O interface standards) consisting of 4 unshielded twisted pairs surrounded by an overall jacket:

## 18.1.2.2.1 Serial cable, physical characteristics

| Conductor    | 24 AWG, 7 strands of 32 AWG, tinned annealed copper,     |
|--------------|----------------------------------------------------------|
| nomina       | al diameter 0.61 mm (0.024 inch)                         |
| Insulation   | Polyethylene or polypropylene; 0.18 mm (0.007 inch)      |
| nomina       | al wall thickness; 0.97 mm (0.038 inch) outside diameter |
| Foil Shield  | optional                                                 |
| Braid Shield | optional                                                 |
| Diameter     | nominal overall cable diameter 5.6 mm (0.22 inch)        |

### 18.1.2.2.2 Serial cable, electrical characteristics

| DC Resistance      | 84.2 / km (25.7 /1000 feet)             |                   |
|--------------------|-----------------------------------------|-------------------|
| Mutual Capacitance | 48 pF/m (14.5 pF/ft) at 1 kHz           |                   |
| Impedance          | (characteristic, differential mode) 100 | nominal at 50 MHz |
| Propagation Delay  | 4.8 ns/m (1.46 ns/ft)                   |                   |
| Attenuation        | 0.17 dB/m (0.051 dB/ft) at 50 MHz       |                   |
| Maximum Crosstalk  | (Near End, NEXT) 36.8 dB at 50 MHz      |                   |

### 18.1.3 Cable termination

The characteristic impedance of twisted pair cable is a function of frequency, wire size and type as well as the kind of insulating materials employed. For example, the characteristic impedance of average 28 AWG, copper conductor, plastic insulated twisted pair cable, to a 50 MHz sine wave will be on the order of 110 .

The range of 90 to 132 allows for a range of media characteristic impedance to be specified. The nominal media characteristic impedance is restricted to the range of 100 to 120 to allow for impedance variations within the media. Depending upon the balanced interconnecting media specified, the termination impedance should be within 10% of the nominal media characteristic impedance.

## 18.2 Cable length vs. data signaling rate guidelines

The maximum permissible length of cable separating the generator and the load is a function of data signaling rate and is influenced by the tolerable signal distortion, the amount of longitudinally coupled noise and common potential differences introduced between the generator and the load circuit commons as well as by cable balance. Increasing the physical separation and the interconnecting cable length between the generator and the load interface points increases exposure to common mode noise, signal distortion, and the effects of cable imbalance. Accordingly, users are advised to restrict cable length to a minimum, consistent with the generator to load physical separation requirements.

To determine the maximum data signaling rate for a particular cable length the following calculations / testing is recommended. First, the maximum DCR of the cable length (loop resistance) should be calculated, then the resulting signal attenuation should be calculated at the load. The voltage at the load must be greater than the receiver thresholds of 100 mV. For a conservative design, a maximum attenuation of 50 mV is recommended. Next eye patterns are recommended to determine the amount of jitter at the load at the application data signaling rate

and comparing that to system requirements. Typically maximum allowable jitters tolerances range from 5% to 20% depending upon actual system requirements. This testing should be done in the actual application if possible, or in a test system that models the actual application as close as possible. Parameters that should be taken in account include: balanced interconnect media characteristics, termination, protocol and coding scheme, and worst case data patterns (pseudo random for example). The generator / receiver manufacturers and also the media manufacturers should provide additional guidance in predicting data signaling rate versus cable length curves for a particular generator / receiver and a particular media as this relationship is very dependent upon the actual characteristics of the selected devices and media.

When generators are supplying symmetrical signals to clock leads, the period of the clock, rather than the unit interval of the clock waveform, shall be used to determine the maximum cable lengths (e.g., though the clock rate is twice the data rate, the same maximum cable length limits apply).

## 18.3 Co-directional and contra-directional timing information

With co-directional (same direction as data) timing, there are minimal problems with proper clocking of the data bits since the difference between data and clock edges is mostly the result of generator and receiver skew and not the transmission line.

With contra-directional timing, the user is advised that generator and receiver skew are not the only items to be taken into account. The cable delay and skew must also be considered.

# 18.4 In both cases the clock should transition as close to the center of the data bit as possible.

## 19. ANNEX B (informative)

### 19.1 Compatibility with other interface standards

The LVDS-M interface circuit is not intended for direct inter-operation with other interface electrical characteristics such as TIA/EIA-422-B, EIA-485, TIA/EIA-612, ITU-T (Formerly CCITT) Recommendation V.11, emitter coupled logic (ECL) or PECL.

Under certain conditions, inter-operation with circuits of some of the above interfaces may be possible but may require modification in the interface or within the equipment, or may require limitations on certain parameters (such as common mode range); therefore, satisfactory operation is not assured, and additional provisions not specified herein may be required.

## 19.1.1 Generator output levels (figure B.1)

A generator complying to this Standard features a differential current source capable of delivering a loop current in the range of 2.5 mA to 4.5 mA. When loaded with a 100 load, the resulting differential voltage across the resistor will be at least 250 mV and less than 450 mV (Vt). The center point is typically +1.2 V (Vos). These voltages are depicted in figure B.1. Any balanced receiver device that guarantees and input range of at least 0V to +2.4V, and thresholds of 200 mV or less may directly inter-operate with the generator specified by this Standard and total noise is less than 50 mV.

The balanced receiver specified by this Standard may inter-operate with other balanced generators specified by other standards along as the balanced generator does not violate the maximum receiver input voltage range, and develops a differential voltage of at least 100 mV, and not greater than 600 mV. Inter-operation with generators that provide a greater differential voltage may also be possible with the use of an attenuating circuit. The actual arrangement of such circuits is beyond the scope of this annex.



## 2. Figure B.1 - Generator output levels

### 19.1.2 Compatibility with IEEE 1596.3

This Standard features very similar DC electrical specifications to the IEEE 1596.3 standard titled: SCI-LVDS-M Low Voltage Differential Signals Specifications and Packet Encoding. Direct interoperation should be possible at certain data signaling rates without the use of intermediate circuitry. This Standard specifies generic electrical characteristics of low voltage differential signaling interface circuits for general purpose applications.

### 19.1.3 Compatibility with other interface standards

To determine if direct inter-operation is possible with other interface standards, generator output levels, and receiver input specifications must be compared. Specifically the generator's differential output voltage, and offset voltage must be within the bounds of the receiver's input ranges. Correspondingly, the receiver's input thresholds, and input voltage range must be able to accept the generator's output levels. If this is the case, direct inter-operation is possible. If differences

exists, additional provisions and or precautions may be required. This may include modification or additional circuitry inserted at the interface points or imposing limitations on certain parameters such as maximum common potential difference. The exact circuitry required is beyond the scope of this annex.

## 19.2 Power dissipation of generators

Power dissipation is greatly reduced within the generator circuits compared to other differential standards which specify a voltage mode generator. The current mode generator can produce less spike current during transitions compared to a voltage mode generator. As data signaling rate increases, this component becomes more critical. This allows for the generator to operate into the 300 MHz region without the use of special integrated circuit packages or heat sinks. The load signal is specified between 250 mV and 450 mV typically with a 60 $\Omega$  load, with creates a small loop current of only 4 to 8 mA compared to the minimum 20 mA loop current for a differential TIA/EIA-422-B generator. Since the load current component in also reduced, this allows for highly integrated generator / receiver devices to be offered in one package or integrated with other VLSI controller integrated circuits.

## 19.3 Related TIA/EIA standards

TIA/EIA-422-B Electrical Characteristics of Balanced Voltage Digital Interface Circuits EIA-485 Standard for Electrical Characteristics of Generators and Receivers for use in Balanced Digital Multipoint Systems

TIA/EIA-612 Electrical Characteristics for an Interface at Data Signaling Rates up to 52 Mbit/s

## **19.4** Other related interface standards

IEEE 1596.3 SCI-LVDS Low Voltage Differential Signals Specifications and Packet Encoding ITU-T (formerly CCITT) Recommendation V.11 Electrical characteristics for balanced doublecurrent interchange circuits for general use with integrated circuit equipment in the field of data communications