# Western Digital Generated Proposal for a Working Draft

Revision 0 July 27, 1995 11:20 am

# **Overlap Features**

**Overlap** Proposal

Working Document & General Proposal April 18, 1998

Technical Editor:Devon Worrell Western Digital Corporation 8105 Irvine Center Drive Irvine Calif. 92718 Telephone (714) 932-7042 Internet: worrell@dt.wdc.com

ATA Representive:Tom Hanan Western Digital Corporation 8105 Irvine Center Drive Irvine Calif. 92718 Telephone (714) 932-7472 Internet: hanan\_t@a1.wdc.com



# 1.0 Introduction

#### 1.1 Purpose

The purpose of this document is to describe a proposal from Western Digital. This proposal will add functionality to the ATA + PI Specifications.

The issue is that more people in the world are now aware that more is to be gained by enhancing ATA than by promoting SCSI into the volume PC space. The obvious opportunity is to overlap the ATA channel, i.e. send one command per device. The motivation for overlapped ATA is multi-tasking OS. The next obvious opportunity is to add queuing, i.e. more than one command per device. This would allow for the DMA channels be multi-threaded.

#### 1.2 Scope

This document will cover the key architectural points and other design issues. It is intended that this document be the basis for industry discussion.

# 1.3 Audience

This document is intended for use by Western Digital Engineers and Managers and attendees of ATA and SFF.

## 1.4 Technical Terms

There are a number of technical terms being used today to describe the capabilities this document proposes be added to the ATA interface. This of course is natural (Given that Marketing is involved), but could cause confusion when reading this proposal.

| Multi-thread, Multi-threaded, Multi-threading | This must be the most misused term used today. It is used to de-<br>scribe everything from operating systems to lines at the bank. For<br>the purposes of this document this term will be used to describe a<br>very general capability of the ATA interface only. When used to<br>describe the ATA Interface then it will mean that the interface can<br>be used to transmit new commands to device(s) on the cable be-<br>fore the completion of any previous (pre-existing) command(s).<br>This term will NOT be used to describe any capability of the Host<br>or Devices attached to the ATA Cable. |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single Thread, Threaded or Threading          | This will be used to describe the opposite of Multi-thread and will<br>be used to describe a general capability of the ATA Interface only.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Overlap, Overlapped, Overlapping              | This will be used to describe a capability of Device(s) attached to the ATA Cable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Arbitration                                   | When used within the context of this proposal, this will refer to the sharing of common signals or other resources (Registers)used in conjunction with the ATA interface, Host computers or Devices using the ATA interface.                                                                                                                                                                                                                                                                                                                                                                             |
| Command Queuing                               | Simply put, allowing more than one command at a time to be ac-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

|                                | cepted by the ATA Device.                                                                                                                                                                                                                                                                                                    |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tagging                        | No not showing the world that you exist. This is synonymous with<br>Command Queuing and is used interchangeably.                                                                                                                                                                                                             |
| Controller                     | The electronics on a peripheral, that provides the ATA functional-<br>ity.                                                                                                                                                                                                                                                   |
| IDE                            | Integrated Drive Electronics. The industry knows the AT Attachment (ATA) interface by this name.                                                                                                                                                                                                                             |
| Semaphore                      | Used in the context of this proposal, a semaphore is any mecha-<br>nism that is used to lock access to a common resource.                                                                                                                                                                                                    |
| Task File, Task File Registers | This refers to the Registers that are used to control an ATA device.<br>For the purposes of this proposal only those registers and signals<br>that can be altered by either the Host or the Device are considered<br>part of the Task File Registers. e.g. BSY, DRDY, DREQ etc. are<br>NOT considered part of the Task File. |
| Control Block                  | Same as Task File Registers.                                                                                                                                                                                                                                                                                                 |
| Post                           | That part of the Power-up or initialization sequence that is used to setup the hardware characteristics. Normally this operation is performed by the System BIOS (for x86 based systems.)                                                                                                                                    |
| Simple Queued Commands         | Simple Queued Commands is the capability in the Device to accept<br>multiple commands. Each of these commands can then be reor-<br>dered by the device. The device has complete freedom to reorder<br>the queued commands.                                                                                                   |

# 2.0 Goals

It is the intent of this proposal to provide some basic improvements to ATA. The most basic improvement will be to allow commands to be sent to each of the two devices on one ATA Cable, independently. That is allowing commands to be processed in both devices at the same time. A further improvement will be to allow multiple commands to be sent to each of the devices on the ATA Cable. Although this may seem simple, the compatibility issues are extremely complicated.

# 2.1 Generic Goals

Keep it as simple as possible. Allow Commands to be sent to each Device on the ATA cable independently. Allow mixing of Legacy Devices and Newer capability Devices and still use the new capabilities. Use DMA and independent commands as basis for greatest performance improvement. Reduce the number of Interrupts to further improve performance. Report Capabilities and Default to Legacy Mode. Enable Capabilities that are backward compatible in Post, using Set Features. Enable Capabilities that are not backward compatible on a command by command basis. Single solution for ATA and ATAPI peripherals. Use only the existing task file register space Maintain compatibility with current silicon. Support both PIO and DMA modes. Support existing PCI Bus Master DMA Support transfers of more than 512 bytes on any given DRQ Interrupt. Allow error reporting after transfer on reads. Allow for a minimum queue depth of 64. Allow the drive to release the Task File Registers before command completion. Support only simple queued commands. Minimize Host polling requirements.

# 3.0 Overview

Rather than delve into the complexities of this proposal, a general overview of the Reasons, Concepts and Specific Proposals is discussed in this section.

# 3.1 Key Points and General Approach

• Phase in the Changes. Although the changes to the interface should be phased in, the actual definition of them shall occur before any implementations are attempted.

Start in 1995. More advanced capabilities in 1996.

• Provide solutions for the Customers of X3T and SFF.

Host Silicon providers (e.g. Intel PCI and Bus Master DMA). BIOS (e.g. Phoenix). Drivers (e.g. Microsoft, IBM, Apple). System Vendors.

• Focus on Overlapped operation.

Obtain OS and Hardware solutions in a timely manner.

Support in Win 95 Release 2. Support in the PC'95 and/or PC'96 Hardware Design Guide.

#### 3.2 Assumptions / Constraints used in the generation of this proposal

- Don't alter the key value that ATA currently has (Cost, Performance, True Register Set Standard).
- Phase in the improvements.
- Allow first implementations without any hardware changes.
- Always be backward compatible.
- ATAPI & ATA Features should be implemented identically where possible.
- Improve Performance only where complexity and cost are not increased.

# 3.3 Phased approach

The proposed features should be phased in over one to two years. There are five distinct capabilities. Each of these can be used when all of the previous capabilities are implemented.

• Overlap in a mixed legacy and overlap capable environment (ATAPI Overlap).

Allow CD-ROM and Tape Drives to release the Task File Registers and commands to be sent to legacy device (e.g. the faster ATA Disk Drives).

• Overlap in a homogeneous overlapping environment. Note that the only distinction between the mixed mode and homogeneous environment is that the Driver must control the overlap for the Legacy Devices, the Overlap capability will be implemented only one way. There will be the possibility for the Overlap capable Device to be either Microprocessor driven or Accelerated.

Add Overlapped command capability to all the devices. Add Proxy Interrupt support. Use existing PIO and DMA.

• New Interleaved PCI DMA Capability (Reduced Host Interrupts).

Allow each Drive on the ATA cable to use the DMA Controller without any Host (Driver) intervention.

• Command Queuing and Tagging.

Multiple commands for each Drive on the ATA cable.

 Advanced DMA for Servers and Arrays. Allow Tag information to be processed by the DMA Controller.

#### 3.4 Basic Building Blocks

- Arbitration of the Task File Registers.
  - Release of Task File Registers. A new wrinkle in the protocol will allow the peripherals to clear the BSY signal before the completion of the command, thus allowing the registers to be used for sending command(s) to another device.
  - Selection Command (A2h). This allows the registers to be given back to the Device when needed.
- Arbitration of Interrupt Request (INTRQ) line.
  - Proxy Interrupt.
  - Service Status bit for detecting who interrupted.
- Arbitration of DMA Control (DMARQ, DMACK) signals.
  - Overlapped DMA uses INTRQ to signal ready to transfer of data.
  - DMA Ready Status.
- Overlap Capable PCI DMA.
  - Overlap PCI DMA Bridge Logic reads & writes Task File Registers directly.
  - Interlock function in PCI DMA Bridge Logic controls access to ATA Registers.
- Command Queuing
  - Communication of Tags (ATA Feature Register / ATAPI Tag Register.)
- Advanced or Descriptor Based PCI DMA.
  - Pointer to memory block used to select DMA control information for each Tagged command.



# 3.5 Capabilities





# 4.0 Overlap Operation

This section will discuss the overall capability of "Overlap." This is the foundation for all the other capabilities. There are two very slightly different variations of the Overlap Capability for the Devices, one for ATA and another for ATAPI. In the ATAPI world there are plenty of registers available in the Task File for the Link Layer information. In the ATA world all the bits are dedicated to passing parametric information and as such none (too few) are available to extend the functionality. This proposal requires the Overlap Capability to be enabled on a command by command basis. Although this is strictly not needed for just the simple overlapping of commands, when the Tags are introduced later, this becomes more important. Rather than try to change the method of overlap between simple overlapped and queued commands, this proposal makes them identical with the exception of the use of the Tags when sending the command to the Device.

## 4.1 Task File Ownership

The ATA interface of today has evolved from the simple Winchester controllers, where there was only one set of registers and up to two ST506 or ESDI drives. In this environment there was only one controller for the peripherals and as such the interface was created as "Single Threaded."

Here we find the first of the problem areas for enhancing the interface to provide some level of "Multi-threading" capabilities. ATA controllers use a protocol to talk with the host, that provides a simple semaphore for locking access to the ATA Interface Control Registers (Task File). This is made up of the Busy (BSY) signal and the Data Request (DRQ) signals. These signals are used to control "Ownership" of some of the Task File Registers. When either BSY or DRQ is set only the peripheral (that is selected) is allowed to Read and/or Write to the controlled registers.

Logic conventions are:

A = signal asserted, N = signal negated, x = does not matter which it is. Dark Gray are registers where ownership is controlled by BSY & DRQ. Light Gray are Registers that are not defined for use by ATA.

| Addresses |       |     |     |     | Functions                            |                       |  |  |
|-----------|-------|-----|-----|-----|--------------------------------------|-----------------------|--|--|
| CS1FX     | CS3FX | DA2 | DA1 | DA0 | Read (DIOR-)                         | Write (DIOW-)         |  |  |
| А         | Ν     | 0   | 0   | 0   | Da                                   | nta                   |  |  |
| А         | Ν     | 0   | 0   | 1   | Error Register                       | Features              |  |  |
| А         | N     | 0   | 1   | 0   | ATAPI Interrupt Re                   | ason / Sector Count   |  |  |
| А         | Ν     | 0   | 1   | 1   | Sector I                             | Number                |  |  |
| А         | Ν     | 1   | 0   | 0   | ATAPI Byte Count I                   | LSB / Cylinder Low    |  |  |
| А         | Ν     | 1   | 0   | 1   | ATAPI Byte Count MSB / Cylinder High |                       |  |  |
| А         | Ν     | 1   | 1   | 0   | Drive Select                         |                       |  |  |
| А         | Ν     | 1   | 1   | 1   | Status                               | Command               |  |  |
| N         | А     | 0   | 0   | 0   | Floppy A Status                      | Unused                |  |  |
| Ν         | А     | 0   | 0   | 1   | Floppy B Status                      | Unused                |  |  |
| Ν         | А     | 0   | 1   | 0   | Unused                               | Floppy Digital Output |  |  |
| Ν         | А     | 0   | 1   | 1   | Floppy ID / Tape Control             | RESERVED              |  |  |
| Ν         | А     | 1   | 0   | 0   | Floppy Controller Status RESERVED    |                       |  |  |
| Ν         | А     | 1   | 0   | 1   | Floppy Da                            | ta Register           |  |  |
| Ν         | А     | 1   | 1   | 0   | Alternate Status Device Control      |                       |  |  |
| Ν         | А     | 1   | 1   | 1   | Change / Drive Address               | Unused                |  |  |

 Table 1 - Registers Controlled by BSY & DRQ
 DRQ

As you can see it is impossible to issue a new command for a number of reasons:

Can't write new command parameters into the Task File while BSY or DRQ is set. Either BSY or DRQ is always set from the time the command is issued until it is completed. Changing the DRV bit will cause commands to be aborted in some existing ATA Hard Drives.

#### 4.2 Sharing of ATA Hardware Signals

Provided that the problems of sending overlapped commands is solved, a new set of issues is exposed. These center around the sharing of signals from the ATA Device to the Host. These signals are used to Generate an Interrupt (INTRQ) and Control DMA operations (DMARQ, DMACK).

## 4.2.1 Sharing INTRQ

For example with one or more commands being processed in more than one device at the same time, when the drive needs to signal to the host that data or status is available, it uses INTRQ. This signal in ATA devices today is driven high when an interrupt is desired. In addition it is only driven by the device that is selected via the DRV bit. Thus there is no way, currently, to allow each device to independently generate an interrupt.

There are several basic approaches to solve this problem. The INTRQ Signal could be inverted and each peripheral can then drive it low to signal an interrupt, or the devices can decide between themselves which will be allowed to drive the signal. A hybrid of these approaches is to continue to use the existing INTRQ hardware, but allow the selected device to generate an interrupt for the non-selected device. This proposal will use this hybrid as it is believed that the arbitration by the devices themselves is far too complicated for any benefit that is derived. This would also force significant hardware changes in the devices. Note that the other proposals would make use of DASP and PDIAG- for device to device arbitration, and this would then prohibit the use of these signals for future enhancements (e.g. Parity.)

The request for the other device to generate an interrupt will be referred to as a "Proxy Interrupt" in this proposal. To allow the selected device to generate an interrupt for the non-selected device (Proxy), there must be some communication from the non-selected device to the selected device. This proposal will make use of the PDIAG- signal. This signal is not used after the Reset and Diagnostics have been completed and is already used to communicate between the devices. The PDIAG- is an inverted signal, and thus also is perfect for bidirectional communication. If during transitions the signal is driven by both the devices then there will be no damage or loss of protocol. The PDIAG- signal is currently driven by firmware in the devices and is thus available for a new protocol. It is assumed that only in the first generations of devices will this function be performed by firmware. Firmware delays will cause reduced performance compared with a hardware implementation for passing the PDIAG- through to the INTRQ signal.

Another advantage of the proxy interrupt is that the device that is currently selected has intimate knowledge of the current Task File state. It can thus only generate an interrupt for the non-selected device when the registers are idle. Thus if a data transfer or interrupt request or command is still being processed, the selected device will ignore any proxy interrupt request.

#### 4.2.2 Sharing DMARQ & DMACK

When it comes to the DMA control signals the problem again can be solved in one of two ways. Unlike the INTRQ signal the DMARQ can not just be driven by each of the devices at the same time. Only one device at a time must use the signal to communicate with the DMA logic on the mother board. In addition the DMA logic must also be kept in sync with the specific location in a specific command from a specific device. The easiest way to do this of course is to use the Host computer to setup the DMA logic and select the device that will be using it.

A more complicated technique would be to program the Host DMA Logic with information on all the outstanding commands, then have the devices themselves arbitrate for the use of the DMA control signals, then provide a communication path from the Device to the Host DMA Logic to tell it which device, command and location within the command is currently using the control signals. Western Digital has a real problem with this level of complexity. Adding all this logic to the host DMA will add significant cost and as such will never be "Main Stream." In addition this would not allow a phased approach to implementation, which Western Digital believes is important.

Thus the solution Western Digital proposes is to not change the existing DMA logic in the Devices, and allow either the Host Driver or the PCI DMA Overlap Logic to change the DRV bit.

This proposal is for the DMA operations to use a protocol similar to the current PIO protocol. In the current ATA DMA environment, the device assumes that it has complete control of the Host's DMA logic. Of course in an overlapped environment this is not the case. Thus when overlapped operation is enabled the device will not start DMA operations until the Select Command has been received. When the device wishes to transfer data via DMA, it requests the use of the DMA logic by asserting INTRQ (or PDIAG- when not selected) and waiting for the Select Command (A2h). Once the Select Command is received, the device can start the DMA by asserting DMARQ and following the normal ATA DMA protocol. The device must also place the number of bytes that will be transferred in the Byte Count Registers before BSY is cleared when processing the Select Command.

Once all the data that the device has available to transfer has been exhausted the device can either release the Task File registers by clearing BSY or not release the registers by keeping BSY set. The only allowable reason for keeping BSY set is to allow the drive to place the Completion Status into the Task File Registers and then generating an Interrupt. This removes the extra interrupt to regain the us of the Task File Registers.

#### 4.2.3 Other DMA issues

An overall issue of DMA, is that of using the interface for any other operations while the DMA is in progress. DMA makes actual reads and writes to the Data Register of the device performing the DMA. Thus it would be impossible to issue new commands to the device that is performing active DMA. In this proposal the DMA as well as the arbitration is performed by the Overlapped PCI DMA Bridge Logic. Today when DMA is used the command is issued to the device, and no further interrupts are generated until the DMA is complete.

In this proposal the DMA operation will be changed to be much closer to that of the PIO protocol used today. This will add some extra interrupts if the Host does not support the Overlapped PCI DMA Bridge Logic, but will still allow DMA and overlap to be used. This it is believed will still provide significant performance improvements.

# 4.3 Error Handling with Overlapped Commands

An issue can arise with because overlapped commands are enabled on a Command by Command basis. If an overlapped command is in progress and a non-overlapped command is then received, the Device must abort without any status any outstanding overlapped or queued command(s).

In overlapped operation there will be intermediate command status, as well as the final command completion status. The intermediate status is supplied to indicate if the command was accepted. If the command is not accepted, then there will be no further status supplied. The intermediate status is the status at the point that the device releases the Task File registers back to the host, prior to executing the command. Thus this status can only relate to the validity of the command and not any command execution.

# 4.4 Example of ATAPI Overlap with only one ATAPI Peripheral

- ATAPI Drive Releases the Task File Ownership after acceptance of an ATAPI command.
- Overlap Mode is enabled on each command via the ATAPI Features Register.
- Overlapped Commands are issued to an ATA (Legacy) Drive while an ATAPI Command is still processing.
- Interrupts are generated from the selected device only. Thus the Driver must always select the Overlap capable device when there is no active command to a Legacy Device.
- Device uses Interrupt & SERVICE Status to gain Host's attention. SERVICE Status set when any service is needed.
- Driver uses the A2h (Service) Command to give control of the Task File Registers back to the Device after an Interrupt and Sensing the SERVICE status bit.
- The Interrupt Reason RELEASE Status bit is used to indicate a Release Interrupt.



# 4.5 Example of ATAPI Overlap with Two ATAPI Peripherals

- DMA or PIO specified in the ATA Feature Register.
- Device Releases Task File after acceptance of an Overlapped command.
- Task File arbitration performed by the Host (Driver).
- Proxy Interrupts used to signal Service to Host.
- Device prevents interrupts while BSY or DRQ is set.
- Both ATAPI Peripherals on the Cable must support the Proxy Interrupt for it to be used.
- Proxy Interrupt function is enabled via the SET FEATURES Command.



## 4.6 Example of DMA Interleave Capability

- New Status bit in the ATA Status Register to indicate DMA ready.
- Host selects each Drive, senses DMA READY & SERVICE status bits.
- Arbitrates and Selects a Drive by issuing Service (A2h) command.
- When DMA used, the Drive Interrupts when DMA is complete, only when there is still more data to be transferred (That command still has more data to transfer).
- When DMA used, Host (Driver) uses Byte Count from the Service Command (A2h) results, to program the DMA Controller.



# 4.7 Example PCI DMA Interleaved Capability with Interrupt Filtering

- Intercepts the Interrupt from the ATA/ATAPI Device.
- New Status bit in the ATA Status Register to indicate DMA ready.
- Sequencer selects each Drive, senses DMA Ready & Service status bits.
- Arbitrates and Selects a Drive by issuing Service A2 command.
- Uses an Interlock to prevent Host (Driver) and Sequencer collisions.
- Interrupts Host for unknown interrupt reasons.
- Host (Driver) Performs same function on systems that do not have the Hardware support for the PCI DMA Overlap.
- No change in the existing Drive DMA or DMARQ/DMACK logic.
- Bridge logic must include control registers for each of the two devices.
- Sequencer in bridge logic reads the Task File Status, and optionally Byte Count and Tag registers.



# 5.0 Overlap Details

#### 5.1 Overlapped Command Operation

Devices reporting support for Overlapped commands are capable of improving system performance by releasing the ATA bus to another device before completing a command in progress. The host system can enable this feature by setting the OVERLAP bit in the Feature Register when it issues an ATAPI Packet command. The device uses the RELEASE bit in the ATAPI Interrupt Reason register to notify the host that it has released the ATA bus before it has completed the command in progress.

- Releasing the ATA bus to another device is at the discretion of the device processing an Overlapped command. Devices should only Release the ATA Bus, before a command has completed, when the host will not need to service an Interrupt or DRQ from the device for more than the time specified in words 71 and 72 of the devices identify drive data. This is typically the cases for seeks on mechanically slower devices such as CD-ROM and Tape.
- When the host detects a "Release" from a device to which it has sent an overlapped command, the DRV bit may be changed to select another device and issue a command.
- Changing the DRV bit while BSY or DRQ are set may cause the currently selected device to abort any command in progress.
- The normal protocol for Non-Overlapped commands requires that the command complete before the host can select another device. This means that the host will not be able to access the Overlapped device again until the non overlapped device completes any command the host may issue to it.
- To ensure fairness between slower Overlapped and faster Non-Overlapped devices sharing the same ATA channel, the host should poll the slower Overlapped devices SERVICE bit before issuing each new command to the faster non-Overlapped device.
- When the host detects that the SERVICE bit in the ATAPI STATUS Register is set, a Service (A2h) command *shall* be issued before any task file registers besides ATAPI STATUS are valid.
- Once the Service (A2h) command has successfully completed the host may service the device's interrupt as if the device were the only device on the ATA Bus.
- Slower Overlapped devices may release control of the ATA bus several times while processing an overlapped command.
- DMA Operation for an overlapped command will make use of a new protocol. This "Overlapped DMA protocol" will cause the ATA bus to be released after a specified number of data bytes have been transferred.
- When DMA data is to be transferred, the protocol sequence used for PIO will be followed. When data is to be transferred a Service Interrupt will be generated. No data will be transferred until the Service (A2h) command has been received by the Device.
- The number of bytes that will be transferred is specified in the BYTE COUNT Register after the Service (A2h) command has been processed. After the specified number of bytes is transferred the ATA bus *shall* either be released or held busy until data or status are available.
- At the completion of data transfer, if the Device will "Release" the ATA Bus, BSY *shall* be cleared in less than 5µs.

# 5.1.1 Release

One of the capabilities that is the foundation for Overlapped operation is Release. There are three different forms of release used in this specification, after the receipt of a Command, after transferring some data and after the receipt of the Service Command.

This specification will allow the device to implement these release operations either in the Firmware or in Hardware. Each of these release points has its own complexities. For example before the Task File Registers can be released after the receipt of a command, the Command and parameter information must be saved. Once the release is performed the contents of the Task File Registers can no longer be used by the Device. Although this save would seem simple, adding a complete set of shadow registers is expensive and will not allow the device to perform command queueing that may be proposed in future versions of this specification. For command queuing there must be separate registers/memory locations for each of the commands that can be queued. Thus if the device supports 16 commands, then 16 back to back commands could be sent to the device by the host faster then the device could process them. The device could have only one set of shadow registers and only automatically release the Task File Registers when moving the standard set into the shadow set, but this would incur delays for release when the second command was loaded if the first had not yet been processed by the device. This would thus cause inconsistent delays until the Task File Registers were released.

This specification assumes the device will consistently unload the information in the Task File Registers. Although holding the BSY longer in some cases would most likely be acceptable from a system performance standpoint, forcing the driver to poll for varying lengths of time is not. This specification forces the device to report the typical length of time that the device will require to unload and then Release the Task File Registers. Further to reduce the length of time that the Driver would have to poll for the Release, this specification has an Interrupt on Release Capability.

The Interrupt on Release capability is enabled by the Host Driver using a SET FEATURES Command. To assist the Driver in determining if the Interrupt should be enabled the IDENTIFY DRIVE Command returns the length in microseconds that the device will use to Release for both an Overlapped Command and the Service Command. The Driver can then make its own decision to enable the interrupt. Thus if the Device reports 1000  $\mu$ s, the Driver could decide that it wants to poll and not enable the interrupt (Unlikely).

The Release after the transfer of data *shall* be performed by hardware for all data transfer operations and as such there is no Interrupt generated after the release when transferring data.

The Release after the Service Command *shall* only occur after the parameters for the Interrupt are loaded into the Task File Registers. Thus for a hardware implementation of this Release, there should exist a separate set of information for these parameters e.g. Byte Count, Interrupt Reason, Status. Note, in the future, acceleration of the Service Command will become very important to the overall system performance when using overlap. It is highly recommended that the time required to perform the Release after the SELECTION Command is less than 5µs.

#### 5.1.2 Service Command (A2h)

The Arbitration of the Task File Registers is performed by logic outside of the Devices attached to the ATA Cable. The basic premise is that the Device releases the use of the Task File Registers when it is processing the command and no longer needs the registers. This of course makes it difficult to place the arguments for the Interrupt into the registers as the device no longer owns them. The Service command essentially hands the registers back to the device so that the correct parameters can be placed into them. These parameters include the Byte Count, and Interrupt Reason.

When an overlapped command requests service the Host Driver is responsible for determining which device should be serviced, and then issuing the Service Command. This causes the device to place information on the reason for the service into the Task File registers.

| Addr<br>esses | Register                 | Contents After Service Command Completes              |
|---------------|--------------------------|-------------------------------------------------------|
| 1F0           | Data                     |                                                       |
| 1F1           | Error Register           | If the Status indicates an Error then this is Valid   |
| 1F1           | Reserved for ATA Tag     | Reserved and not used by this Specification.          |
| 1F2           | Interrupt Reason         | Contains IO and CoD                                   |
| 1F3           | Tag for Command          | Contains the Tag for the command requiring Service    |
| 1F4           | ATAPI Byte Count LSB     | Number of bytes that need to be transferred, both for |
| 1F5           | ATAPI Byte Count MSB     | PIO or for DMA                                        |
| 1F6           | Drive Select             | Same before and after "Service"                       |
| 1F7           | Status                   | DRQ along with IO, Cod and Release determine the      |
|               |                          | reason for the Service Request                        |
| 3F0           | Floppy A Status          |                                                       |
| 3F1           | Floppy B Status          |                                                       |
| 3F2           | Unused                   | Unused                                                |
| 3F3           | Floppy ID / Tape Control |                                                       |
| 3F4           | Floppy Controller Status | 1                                                     |
| 3F5           | Floppy Data Register     | 1                                                     |
| 3F6           | Alternate Status         | Same as Status register                               |
| 3F7           | Change / Drive Address   | Same before and after "Service"                       |

 Table 2 - Registers after the Service Command

# 5.1.3 Overlapped Operation, Legal Transitions

| State From    | State From    | Reason                                                                     | Sequence                                                                                                                                                     | Notes                                                                                                                                      |
|---------------|---------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Idle          | Cmd Packet    | Host Issues A0h                                                            | BSY=1, CoD=1, IO=0,<br>DRQ=1, BSY=0                                                                                                                          |                                                                                                                                            |
| Cmd Packet    | Release       | Command ok, but no<br>data is ready to be trans-<br>ferred                 | BSY=1, DRQ=0,<br>RELEASE=1, CoD=0, IO=0,<br>BSY=0, INTRQ=1 if Interrupt<br>on Release After Command<br>Packet is enabled                                     | The time required by the Device<br>to perform the Release is speci-<br>fied in Word 71 of the Identify<br>Drive Data                       |
| Cmd Packet    | Data Transfer | Command ok and Data<br>is ready to be Sent/<br>Received                    | BSY=1, DRQ=0, CoD=0,<br>IO=1/0, RELEASE=0,<br>DRQ=1, BSY=0, INTRQ=1                                                                                          | The assertion of DRQ <i>shall</i> occur within the time specified in word 71 of the Identify Drive Data                                    |
| Data Transfer | Release       | # of bytes specified by<br>the Byte Count Register<br>has been transferred | RELEASE=1, DRQ=0 (BSY<br>stays=0, CoD & IO Stay the<br>same)                                                                                                 | The Release <i>shall</i> occur within 5µs after transferring the last word of data                                                         |
| Data Transfer | Data Transfer | # of bytes specified by<br>the Byte Count Register<br>has been transferred | BSY=1, DRQ=0, Byte Count =<br>new count (CoD & IO stay the<br>same), DRQ=1, BSY=0,<br>INTRQ=1                                                                | The assertion of DRQ <i>shall</i> occur<br>within 5µs after transferring the<br>last word of data from the previ-<br>ous data transfer     |
| Release       | Service       | Data or Status is ready<br>for the Host                                    | SERVICE=1, DMA<br>READY=0/1, INTRQ=1                                                                                                                         | Requests that the Host Arbitrate<br>and Issue the Service Command.                                                                         |
| Service       | Data Transfer | Service Command<br>issued and Data can be<br>transferred                   | BSY=1, IO=1/0, CoD=0, Byte<br>Count=x, DRQ or DMARQ=1<br>(DMA READY stays the<br>same), BSY=0, INTRQ=1 if<br>Interrupt on Service Comple-<br>tion is enabled |                                                                                                                                            |
| Service       | Status        | Service Command<br>issued and Status is<br>available                       | BSY=1, IO=1, CoD=1,<br>RELEASE=0, DRQ=0,<br>BSY=0, INTRQ=1 if Interrupt<br>on Service Completion is<br>enabled                                               | This is not a recommended transi-<br>tion. After transferring the data<br>the device should set BSY until<br>the status is available       |
| Data Transfer | Status        | # of bytes specified by<br>the Byte Count Register<br>has been transferred | BSY=1, RELEASE=0, DRQ or<br>DMARQ=0, CoD=1, IO=1,<br>BSY=0, INTRQ=1                                                                                          | BSY <i>shall</i> be set within 5µs after<br>transferring the last word of data<br>if status will not be available<br>within the 5µs window |

Table 3 - Legal Transitions for Overlapped Operation





## 5.2 Overlap for ATA commands

The overlap is enabled by using two new ATA Commands, READ Overlapped and WRITE Overlapped commands only. All other commands can not be overlapped. There is no real reason for commands that do not access the media to be overlapped. These commands operate quickly and thus do not need overlapping. If overlapping was to be supported for ATA Commands, then there would need to be a Command by Command enable, so that there would be no backward compatibility issues when dropping back to an "Older Style" driver in sever error conditions. As there is no place in the Task File for an Enable bit, this approach of the two new commands was taken.

In addition the definition for the ATA Feature Register changes when the Overlap Commands are used.

#### Figure 10 - Changes to the ATA Feature Register (ATA Tag) for Overlapped Operation

| D7        | D6 | D5 | D4 | D3 | D2 | D1 | D0  |            |
|-----------|----|----|----|----|----|----|-----|------------|
| Tag Value |    |    |    |    |    |    | DMA | Write Only |

## 5.3 Overlap for ATAPI Commands

As has already been discussed, the overlap capability is enabled on a command by command basis. There exists in ATA-PI a register dedicated to this function, the Features Register. Thus each command is changed into an overlapped style command via the Overlap Enable bit in the ATAPI Features Register. As this register is used for every ATAPI command, they can all can be overlapped.

#### Figure 11 - Changes to the ATAPI Feature Register for Overlapped Operation

| D7 | D6 | D5   | D4    | D3 | D2 | D1                              | D0         |
|----|----|------|-------|----|----|---------------------------------|------------|
|    |    | Rese | erved |    |    | Overlapped<br>Command<br>Enable | DMA Enable |

#### 5.4 Status register for Overlapped Operation

|                                                                         | D7              | D6                                                                                                                                                                                                               | D5           | D4                                                                                                                                                                                                              | D3  | D2   | D1  | D0                |                                                     |  |
|-------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------|-----------------------------------------------------|--|
|                                                                         | BSY             | DRDY                                                                                                                                                                                                             | DMA<br>Ready | SERVICE                                                                                                                                                                                                         | DRQ | CORR | IDX | CHECK or<br>ERROR | Read                                                |  |
| Bit 7BSYBusy is set whenever the drive has access to the Command Block. |                 |                                                                                                                                                                                                                  |              |                                                                                                                                                                                                                 |     |      |     |                   |                                                     |  |
| в                                                                       | it 6 D          | A 6DRDYIndicates that the drive is capable of responding to a command.be cleared at power on. Devices that implement tagged command<br>this bit when they are not ready to accept another host command<br>queue. |              |                                                                                                                                                                                                                 |     |      |     |                   | This bit shall<br>nds shall clear<br>and into their |  |
| B                                                                       | Bit 5 DMA Ready |                                                                                                                                                                                                                  |              | This bit signals that the Device is ready to start a DMA data transfer. This is<br>used to communicate to the Overlap Capable PCI DMA Logic that this ser-<br>vice interrupt is going to transfer data via DMA. |     |      |     |                   |                                                     |  |

#### Figure 12 - Changes to Status and Alternate Status Registers for Overlapped Operation

|       |                | Note that this bit is used for Drive Fault (DF) when the Overlap operation is not enabled.                                                                                                                                         |
|-------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 4 | SERVICE        | This bit signals that the Device is requesting service or interrupt. This bit will be set when the interrupt is requested and not cleared until the SELEC-TION command is issued.                                                  |
|       |                | Note that this bit is used for the DSC function with the Overlap operation is not enabled.                                                                                                                                         |
| Bit 3 | DRQ            | Data Request - Indicates that the device is ready to transfer a word or byte of data between the host and the drive. The information in the ATAPI Interrupt Reason will also be valid during a Packet Command when the DRQ is set. |
| Bit 2 | CORR           | Indicates if a Correctable Error occurred.                                                                                                                                                                                         |
| Bit 1 | IDX            | Index status. This bit is Vendor Specific.                                                                                                                                                                                         |
| Bit 0 | CHECK or ERROR | Indicates that an error occurred during execution of the previous command.                                                                                                                                                         |

## 5.5 Proxy Interrupts

The sharing of the Hardware ATA signal for requesting an interrupt (INTRQ) to the host is enabled by a SET FEA-TURES command. Note that this feature must be enabled for both ATAPI Devices on the cable. If either of the devices does not support Proxy, or if the set features command to enable the capability is aborted, the capability must be disabled in both devices.

When Proxy interrupts are enabled the SERVICE bit in the Status and Alternate Status registers will indicate that an interrupt was generated. This status bit will remain set until the condition that caused the interrupt is cleared by sending a Service Command (A2h). Because this is a capability that is enabled once, it must be kept backward compatible with existing ATA commands and Drivers.

#### 5.5.1 Rules regarding use of Proxy Interrupts

The PDIAG- signal is used to request a "Proxy" interrupt. The PDIAG- signal is defined in the ATA Standard as tristate. When the Proxy capability is enabled, each device will Tristate the PDIAG- signal. This signal has a pullup that will then drive the signal to +5 volts. This high level is the Deasserted or Idle level. Whenever the Device is NOT requesting a Proxy Interrupt, the PDIAG- shall be tristated. When a Proxy Interrupt is to be requested the PDIAG- signal will be enabled and driven to a low level. This is the "Asserted" state.

The INTRQ signal continues to obey the ATA Standard definition. INTRQ will only be driven by the selected drive. The INTRQ signal will be driven to a High logic state when an Interrupt is being requested. The INTRQ signal, once driven to a high logic level will be again driven to a low logic level when the ATA STATUS REGISTER is read by the host.

 When a selected device is not actively using the Task File e.g. Device not interrupting (SERVICE bit is clear); and BSY is clear; and DRQ is clear; and Proxy Interrupts are enabled using set features command

Then the selected device shall:

Assert INTRQ if PDIAG- has transitioned from a logic high (deasserted) to a logic low (Proxy Interrupt is being requested). The sensing of a Proxy Interrupt Request *shall* be "Edge Sensitive".

- 2. When a selected device releases the Task File (Bsy & DRQ Cleared) the device shall discontinue requesting a Proxy Interrupt, before BSY & DRQ are cleared, by tristating the devices PDIAG- driver and pulling PDIAG-high through the existing 10k pull up resistors on each device.
- 3. When a non-selected device, with overlap enabled, wishes to interrupt the host, the device shall set the SERVICE and optionally the DMA READY status bits, Enable PDIAG- and drive PDIAG- active low.
- 4. When a selected device receives a Service command, it shall clear any pending Service request and discontinue requesting a Proxy Interrupt (Tristate PDIAG-, allowing it to be pulled up to +5 volts)
- 5. The ATA EXECUTE DRIVE DIAGNOSTICS command shall cause Proxy Interrupts to be disabled. The host shall re-enable Proxy Interrupts following each diagnostic command using the enable Proxy Interrupts set features command.
- 6. When a Device that is driving PDIAG- low is selected, the Device shall tristate PDIAG- and Drive INTRQ high.
- 7. The Host *shall* disable Proxy Interrupts before any power saving modes are commanded.

Note: Gated Interrupt is the internal request before the driver that is enabled when the drive is selected and the nIEN is enabled.

Figure 13 - Timing of Normal Proxy Interrupt

Note: Gated Interrupt is the internal request before the driver that is enabled when the drive is selected and the nIEN is enabled.

Figure 14 - Timing of Simultaneous Interrupt and Proxy Request

# 6.0 Command Queuing / Tagging

This section is intended to define the additional functionality required to implement ATA tagged command queuing with minimal impact to backward compatibility with existing ATA BIOS and OS drivers. Adding support for tagged commands provides a simple, backward compatible, method for significantly enhancing the performance of ATA disk drives.

## 6.1 Overview

- Tags are used to identify each command
- ATAPI uses the Tag register to communicate the Tag To and From the Device
- ATA Drives use the ATA Feature Register to send the Tag on a command, then use the ATAPI Tag register when asking for service.
- For Both ATAPI and ATA the Tag is placed in the ATAPI Tag register after the A2h Command is issued.
- Simple Queue Tags only are implemented.
- Errors abort all commands in the Queue.
- The Overlap Capable PCI Bus Master DMA logic may read the Tag Register after the SELECT Command has been issued and if the Tag is not the same as the previous, then Interrupt the Host for processing. This should be the basic functionality, even if command queuing is not supported by the PCI DMA Logic.

# 6.2 Performance of Command Queuing

The performance improvements achieved by adding tagged queuing are due primarily to the added ability of the device to receive multiple commands into its internal queue and then order the execution of these commands to optimize their rotational position on the media.

Because rotational delays are typically two to three times typical seek delays, the ability to allow the device to prioritize commands based on rotational priority can improve drive I/O performance significantly.

# 6.3 Tagged Queuing for ATA

In order to support an ATA backward compatible tagging capability the function of the following bits within the task file have been redefined: DRDY, DSC and Index.

#### 6.4 Tags in ATA

Although the stated goal is for the Tagging capability to be implemented the same for ATA as in ATAPI, the register definitions prevent it. In ATAPI the Tag register overlaps the ATA SECTOR NUMBER Register. Thus the tagging protocol will be the same for ATA and ATAPI, but the placement of the Tag will be slightly different.

For ATA the Tag will be placed into the ATA Features Registers. For ATAPI the TAG Register will be used.

# 6.5 ATA Tag Registers

|         | D7                                                                                                                                                                              | D6 | D5    | D4                                                                                                                                                                                   | D3 | D2 | D1       | D0  |                                    |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----------|-----|------------------------------------|
|         |                                                                                                                                                                                 |    | Tag V | Value                                                                                                                                                                                |    |    | Reserved | DMA | Write Only                         |
| Bit 0   | Bit 0DMAThe DMA bit is used just like the least DMA bit in the ATAPI Feature regIf the DMA bit set (1) then DMA will be used for this command, othe<br>normal PIO will be used. |    |       |                                                                                                                                                                                      |    |    |          |     | eature register.<br>and, otherwise |
| Bits 7- | 2 TAG                                                                                                                                                                           |    |       | This contains the Tag for the command. This allows for values from All 64 tag values are legal. Tag zero (0) is a special case that indic command is only overlapped and not queued. |    |    |          |     |                                    |

## Figure 15 - ATA Tag Register

## 6.6 ATA Style Tagged Commands

As the Tag is supplied in the ATA FEATURE Register, not all the commands could be queued. The constraint here is that the ATA FEATURE register is used for some commands to pass arguments. This forces the decision that not all commands can be queued. There are only two functions that will be able to benefit from queueing, Read and Write. Thus there are two new commands to provide command queuing.

| READ OVERLAPPED  | 0xA6 |
|------------------|------|
| WRITE OVERLAPPED | 0xA7 |

#### 6.7 Register Usage of Overlapped (Queued) ATA Commands

| Addr<br>esses | D7  | D6   | D5   | D4            | D3               | D2     | D1      | D0                     | Register             |
|---------------|-----|------|------|---------------|------------------|--------|---------|------------------------|----------------------|
| 1F0           |     |      | Data |               |                  |        |         |                        |                      |
| 1F1           |     | UNC  | MC   | IDNF          |                  | ABRT   | DF      | AMNF                   | Error Register       |
|               |     |      | Т    | ag            |                  |        |         | DMA                    | ATA Feature Register |
| 1F2           |     |      |      | Со            | unt              |        |         |                        | Sector Count         |
| 1F3           |     |      |      | Sector Number |                  |        |         |                        |                      |
| 1F4           |     |      |      | Cyli          | nder             |        |         |                        | Cylinder Low         |
| 1F5           |     |      |      |               |                  |        |         |                        | Cylinder High        |
| 1F6           |     | L    |      | DRV           |                  | He     | ad      |                        | Drive Select         |
| 1F7           | BSY | DRDY | DMA  | Service       | DRQ              | CORR   | IDX     | ERR                    | Status               |
|               |     |      |      | 0xA6 c        | or 0xA7          |        |         |                        | Command              |
| 3F6           | BSY | DRDY | DMA  | Service       | DRQ CORR IDX ERR |        |         | Alternate Status       |                      |
|               |     |      |      |               |                  | SRST   | nIEN    |                        | Device Control       |
| 3F7           |     | L    |      | DEV           |                  | Head S | elected | Change / Drive Address |                      |

Table 4 - ATA Overlap Command Register Usage

| Addr<br>esses | D7                                                         | D6   | D5  | D4      | D3            | D2   | D1   | D0   | Register               |
|---------------|------------------------------------------------------------|------|-----|---------|---------------|------|------|------|------------------------|
| 1F0           |                                                            |      |     |         |               |      |      |      | Data                   |
| 1F1           |                                                            | UNC  | MC  | IDNF    |               | ABRT | DF   | AMNF | Error Register         |
| 1F2           | Release IO CoD                                             |      |     |         |               |      |      |      | Interrupt Reason Reg   |
| 1F3           | Tag                                                        |      |     |         |               |      |      |      | Tag Register           |
| 1F4           | Byte Count that will be used for PIO or for DMA operations |      |     |         |               |      |      |      | Byte Count Low         |
| 1F5           |                                                            |      |     |         |               |      |      |      | Byte Count High        |
| 1F6           |                                                            | L    |     | DRV     | Head          |      |      |      | Drive Select           |
| 1F7           | BSY                                                        | DRDY | DMA | Service | DRQ           | CORR | IDX  | ERR  | Status                 |
|               | 0xA6 or 0xA7                                               |      |     |         |               |      |      |      | Command                |
| 3F6           | BSY                                                        | DRDY | DMA | Service | DRQ           | CORR | IDX  | ERR  | Alternate Status       |
|               |                                                            |      |     |         |               | SRST | nIEN |      | Device Control         |
| 3F7           |                                                            | L    |     | DEV     | Head Selected |      |      |      | Change / Drive Address |

Table 5 - ATA Overlap Command Register Usage after A2h (Select) Command

#### 6.8 Queue Sequences

Tagged Commands use the following sequences for normal execution. The host system selects the device and monitors DRDY until the device is ready to accept another command (DRDY=1). The host then sets up the task file for the command including the Tag field. Once the Task file is configured the host writes to the command register to issue the tagged command.

The host may abort a specific tagged command in the peripheral's queue by issuing a new command to the peripheral with the tag used for the command to be aborted. Peripherals can abort tagged commands using the existing aborted command sequence with the additional requirement that the peripheral identify the aborted command with the command's tag.

# 6.9 Identifying Tag Capability

Devices supporting tagging shall return the tag supported bit, Bit 14 of Capabilities Word 49, set in the Identify device data returned by the Identify Device command.

# 6.10 Non Tagged Commands

Upon receipt of a non-tagged command the device shall terminate without status any commands in progress, clear all entries in the devices command queue and immediately process the non tagged command using the non tagged protocol.

Implementers Note: Mixing tagged and non tagged commands in the same command stream can create backward compatibility problems. As a rule the OS drivers supporting tagging should ensure that all commands issued by the tagging driver have completed before releasing control to other drivers in the system which may not be compatible with the tagging protocol.

# 6.11 Effect of Reset on Queued Commands

Upon receipt of any of the three ATA reset conditions; Power On Reset, assertion of the RESET signal or toggling the

SRST bit in the device control register, the device shall terminate the current command without status and clear all entries from the devices tagged command queue.

In the case of SRST the device shall remain configured according to the rules governing the SET FEATURES command.

# 6.12 Errors and Command Queuing

All errors when Queuing is being used will cause ALL the commands that have yet to be processed to be aborted. The fact that the commands have been aborted is implied in the protocol and no specific status will be generated to indicate that these commands have been aborted. Note that this aborting of all commands on an error applies to ANY fatal or hard error that is detected and reported to the Host. This technique will greatly simplify the error recovery procedures that the Driver and Device will need to implement. This obviates the need for any contingent allegiance conditions or any specific command abort capabilities.



Figure 16 - Host State Diagram, Command Queuing & Shared Interrupts

# 6.13 Error Handling for Overlapped and Queued Operation

When an error on a command occurs that must report a "Fatal" condition to the host, all queued commands that have not yet been executed will be removed from the command queue and not executed. There will be no errors returned to the host for those commands. This is done to remove the Contingent Allegiance that is used in SCSI to handle getting the Status from the Request Sense. This would not be necessary for Queued ATA commands, but is being done to keep the interface and protocol consistent.

In overlapped operation there will be intermediate command status, as well as the final command completion status. The intermediate status is supplied to indicate if the command was accepted. If the command is not accepted, then there will be no further status supplied. The intermediate status is the status at the point that the device releases the Task File registers back to the host, prior to executing the command. Thus this status can only relate to the validity of the command and not any command execution.
# 7.0 Enabling / Detecting Enhanced Capabilities

### 7.1 Enabling

The Set Features command is used to set some interface timing and protocol modes. These modes are set at Post by many BIOSes. The contents of the ATA Features Register indicates the function to be performed.

### Table 6 - Contents of the Feature Register for Set Features Command

| Bit<br>Byte | 7                                | 6 | 5 | 4 | 3             | 2 | 1 | 0 |
|-------------|----------------------------------|---|---|---|---------------|---|---|---|
| 0           | Set (1)/<br>Clear (0)<br>Feature |   |   | Ι | Feature Numbe | r |   |   |

| Feature Register<br>Contents | Set Feature Commands                                                        | Support                                       |
|------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------|
| 5Dh                          | Enable Interrupt for Release after the receipt of an<br>Overlapped Command  | Mandatory if the<br>Device requires more      |
| 5Eh                          | Enable Interrupt after the processing of Select (A2)<br>Command             | than 50µs to process a Release operation      |
| 5Fh                          | Enable Proxy Interrupt Capability                                           | Mandatory for an<br>Overlap Capable<br>Device |
|                              |                                                                             |                                               |
| DDh                          | Disable Interrupt for Release after the receipt of an<br>Overlapped Command | Mandatory if the<br>Device requires more      |
| DEh                          | Disable Interrupt after the processing of Select (A2)<br>Command            | than 50µs to process<br>a Release operation   |
| DFh                          | Disable Proxy Interrupt Capability                                          | Mandatory for an<br>Overlap Capable<br>Device |

 Table 7 - Feature Number Description for Set Feature Command

## 7.2 Identifying Device's Capabilities

### 7.2.1 General Configuration Word (0)

## Table 8 - Identify Drive Data - General Configuration (Word 0)

| Bit<br>Byte              | 7/15         | 6/14    | 5/13                                                                                                                                                               | 4/12                                                                                                  | 3/11                                                      | 2/10                                           | 1/9                                                            | 0/8                                               |  |
|--------------------------|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------|--|
| 0                        | Removable    | CMD D   | RQ Type                                                                                                                                                            |                                                                                                       | Reserved                                                  | I                                              | CMD Pa                                                         | icket Size                                        |  |
| 1                        | Protoco      | ol Type | Reserved                                                                                                                                                           | rved Device Type                                                                                      |                                                           |                                                |                                                                |                                                   |  |
| Bits 15-14 Protocol Type |              |         | This field i<br>0Xb = ATA<br>10b = ATA<br>11b = Rese                                                                                                               | This field indicates the protocol in use by the device.<br>0Xb = ATA<br>10b = ATAPI<br>11b = Reserved |                                                           |                                                |                                                                |                                                   |  |
| Bit 13                   | Reserved     |         | This is rese                                                                                                                                                       | rved for futur                                                                                        | e enhanceme                                               | nt                                             |                                                                |                                                   |  |
| Bits 12-8                | Device Type  |         | This field in                                                                                                                                                      | ndicates the d                                                                                        | evice type.                                               |                                                |                                                                |                                                   |  |
| Bit 7                    | Removable    |         | Indicates th                                                                                                                                                       | at the device                                                                                         | has removabl                                              | e media.                                       |                                                                |                                                   |  |
| Bits 6-5                 | CMD DRQ Typ  | e       | This field in                                                                                                                                                      | This field indicates the command packet DRQ type used by this device.                                 |                                                           |                                                |                                                                |                                                   |  |
|                          |              |         | 00b = Microprocessor DRQ:<br>ATAPI devices reporting Microprocessor DRQ assertion <i>shall</i> assert DRQ<br>within 3ms of receiving the A0h ATAPI Packet Command. |                                                                                                       |                                                           |                                                |                                                                |                                                   |  |
|                          |              |         | <b>Implement</b><br>vice driver<br>er tick. The<br>multi-threa                                                                                                     | <b>er's Note:</b> De<br>to poll for up<br>ese issues ma<br>ded OS driver                              | evices reportion<br>to 3ms or ac<br>y result in un<br>rs. | ng Microproc<br>cept the gran<br>desirable sys | essor DRQ r<br>ularity of an<br>tem delays w                   | equire the de-<br>available tim-<br>hen used with |  |
|                          |              |         | 01b = Inter<br>ATAPI dev<br>conjunction<br><i>shall</i> assert                                                                                                     | rupt DRQ:<br>ices reporting<br>with the ass<br>DRQ within                                             | Interrupt DR<br>sertion of the<br>10ms of recei           | Q assertion s<br>command p<br>iving the A0h    | <i>hall</i> assert IN<br>acket DRQ. <sup>7</sup><br>ATAPI Pack | TRQ in<br>These devices<br>et Command.            |  |
|                          |              |         | 10b = Acce<br>ATAPI dev<br>50us of rec                                                                                                                             | elerated DRQ:<br>ices reporting<br>eiving the A0                                                      | Accelerated h ATAPI Pacl                                  | DRQ assertio<br>ket Command                    | n <i>shall</i> assert<br>l.                                    | DRQ within                                        |  |
|                          |              |         | 11b = Rese                                                                                                                                                         | rved for futur                                                                                        | e use.                                                    |                                                |                                                                |                                                   |  |
| Bits 4-2                 | Reserved     |         | This field i                                                                                                                                                       | s unique for e                                                                                        | ach protocol a                                            | and is reserve                                 | d for future u                                                 | se.                                               |  |
| Bits 1-0                 | Command Pack | et Size | This field in<br>00b = 12 by<br>01b = 16 by<br>1Xb = Reserved                                                                                                      | ndicates the si<br>ytes (ALL CD<br>ytes (Reserved<br>erved for futur                                  | ize of the com<br>D-ROM)<br>I for SAM Co<br>re use.       | nmand packet                                   | s used by this<br>ices)                                        | device.                                           |  |

| Bit<br>Byte         | 7/15                                   | 6/14                            | 5/13                                                                                                                                                                                                                                    | 4/12                                       | 3/11               | 2/10                          | 1/9                              | 0/8                |
|---------------------|----------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------|-------------------------------|----------------------------------|--------------------|
| 0                   |                                        | Vendor Unique                   |                                                                                                                                                                                                                                         |                                            |                    |                               |                                  |                    |
| 1                   | Inter-<br>leaved<br>DMA Sup-<br>ported | Command<br>Queuing<br>Supported | Overlap<br>Supported                                                                                                                                                                                                                    | Reserved<br>for Pseudo<br>DMA Sup-<br>port | IORDY<br>Supported | IORDY<br>can be dis-<br>abled | LBA Sup-<br>ported               | DMA Sup-<br>ported |
| Bit 8 DMA Supported |                                        | This bit ind                    | licates that the                                                                                                                                                                                                                        | e Device supp                              | orts the DMA       | mode of data                  | a transfer.                      |                    |
| Bit 9 LBA Supported |                                        | Indicates th<br>Devices mu      | Indicates that the Device supports the LBA form of addressing. The ATAPI Devices must set this bit to one.                                                                                                                              |                                            |                    |                               |                                  |                    |
| Bit 10              | IORDY can be disabled                  |                                 | Is used to indicate a device's ability to enable or disable the use of IORDY. If<br>this bit is set to one, then the device does not support the changing of IORDY.                                                                     |                                            |                    |                               |                                  |                    |
| Bit 11              | IORDY Supported                        |                                 | This is used to help determine whether a device supports IORDY. If this bit is<br>set to one, then the device supports IORDY operation. If this bit is zero then<br>the device may support IORDY (this insures backward compatibility.) |                                            |                    |                               |                                  |                    |
| Bit 13              | 13 Overlap Operation Supported         |                                 | ed This device supports the features in this proposal. Both the Release and Sel protocol and the Proxy Interrupt capability must be supported to report t the Device supports Overlap Operation.                                        |                                            |                    |                               | ase and Select<br>to report that |                    |
|                     |                                        |                                 | When the Overlap Operation is supported, words 71 and 72 must also con valid information.                                                                                                                                               |                                            |                    |                               | t also contain                   |                    |
| Bit 14              | Command Quer                           | uing                            | This device supports Command Queuing and Command Tagging.                                                                                                                                                                               |                                            |                    |                               |                                  |                    |
| Bit 15              | Interleaved DMA                        |                                 | This device<br>al.                                                                                                                                                                                                                      | e supports the                             | Interleaving       | of DMA data                   | as specified i                   | n this propos-     |

Table 9 - Identify Drive Data - Capabilities Word (49)

There is no need to Enable or Disable Command Queuing/Tagging. This capability is enabled by the use of the Queuing Command opcodes. Note that these commands can be used, even if Overlapped operations are not enabled. If READ or WRITE TAGGED is used then the Overlapped operation is automatically enabled. In this case the Overlap being enabled causes the SERVICE and DMA Ready status bit to be used.

### 7.2.2 Typical Time for the Release After Command Received (Word 71)

Devices reporting support for overlapped operations shall report the typical (3sigma) time in microseconds that the device takes to release the bus after receipt of any A0 packet command. Note that for performance reasons a device may choose not to release the bus. Host systems may assume that the device has chosen not to release the bus after waiting three times the typical time reported in this word (See "5.1.1 Release" on page 20).

#### 7.2.3 Typical Time for the Release After the SERVICE Command (Word 72)

Devices reporting support for overlapped operations shall report the typical (3 sigma) time in microseconds that the device takes to release the bus after receipt of a Service command (See "5.1.1 Release" on page 20).

## 7.3 Reporting of Overlap Timing Constraints

When Overlapped Operation is supported there are other informational words in the Identify Drive Data:

Length (Maximum) in  $\mu$  seconds for the Release after Command Function. Length (Maximum) in  $\mu$  seconds for the Release after Select.

Thus the Driver can determine if it wants to Poll for the operation or to enable the interrupt so that it does not need to poll. Note that if the time reported for either Release Operation is greater than  $50\mu s$  then interrupts must also be supported.

| Word    | Description                                                         |
|---------|---------------------------------------------------------------------|
| 0       | General Configuration.                                              |
| 1       | Cylinders                                                           |
| 3       | Heads                                                               |
| 4       | Number of unformatted bytes per track                               |
| 5       | Number of unformatted bytes per sector                              |
| 6       | Number of sectors per track                                         |
| 10-19   | Serial Number                                                       |
| 20      | Buffer Type                                                         |
| 21      | Buffer Size                                                         |
| 22      | ECC bytes available                                                 |
| 23-26   | Firmware revision                                                   |
| 27-46   | Model Number                                                        |
| 47      | Multiple Sector Command, Sector Count                               |
| 48      | Double Word I/O                                                     |
| 49      | Capabilities                                                        |
| 51      | PIO Cycle Timing                                                    |
| 52      | DMA Cycle Timing                                                    |
| 53 - 56 | Current Cylinder/Heads/Sectors and Enable                           |
| 57-58   | Current Capacity                                                    |
| 60-61   | User Addressable Sectors                                            |
| 62      | Singleword DMA mode                                                 |
| 63      | Multiword DMA mode                                                  |
| 64      | Enhanced PIO mode                                                   |
| 65      | Blind PIO minimum cycle time                                        |
| 66      | Manufacturer's Recommended Multiword DMA Cycle Time                 |
| 67      | Minimum PIO Transfer Cycle Time without Flow Control                |
| 68      | Minimum PIO Transfer Cycle Time with IORDY Flow Control             |
| 69-70   | Reserved for Advanced PIO support                                   |
| 71      | Length (Maximum) in mseconds for the Release after Command Function |
| 72      | Length (Maximum) in mseconds for the Release after Select           |
| 73-127  | Reserved                                                            |
| 128-159 | Vendor Specific                                                     |
| 160-255 | Reserved                                                            |

Table 10 - Identify Drive, Fields supported

# 8.0 Detailed Command Flows

### 8.1 Flow of Packet Command, PIO Data In to Host

This class includes commands such as Inquiry, Read etc. Execution includes the transfer of some unknown number of data bytes from the Device to the host.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers.
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY, before the next system read of the status register, and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, "General Configuration Word (0)", on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 12th byte is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for data transfer.
- 7. When data is available, the Device:(1) places the byte count of the data available into the Cylinder High and Low Registers, (2) sets IO and clears CoD, (3) sets DRQ and clears BSY, (4) sets INTRQ.
- 8. After detecting INTRQ, the host reads the DRQ bit in the Status Register to determine how it *shall* proceed with the command. If DRQ=0 then the device has terminated the command. If DRQ=1 then the host *shall* read the data (number of bytes specified in the Cylinder High/Low Registers) via the Data Register. In response to the Status Register being read, the Device negates INTRQ for both cases.
- 9. The Device clears DRQ. If transfer of more data is required, the Device also sets BSY and the above sequence is repeated from step 7.
- 10. When the Device is ready to present the status, the Device places the completion status into the Status Register, sets CoD, IO, DRDY and clears BSY, DRQ, prior to asserting INTRQ.
- 11. After detecting INTRQ & DRQ=0 the host reads the Status Register and if necessary, the Error Register for the command completion status.

The DRQ signal is used by the device to indicate when it is ready to transfer data, and is cleared after (during) the last byte of data to be transferred. This applies for both Command Packet as well as normal read/write data.

| Host Computer                                                                                                                                                                   | ATAPI Device                                                                                       |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Wait for BSY=0, DRQ=0                                                                                                                                                           | Clears BSY,                                                                                        |  |  |  |
| Issue Packet Command                                                                                                                                                            | Sets BSY                                                                                           |  |  |  |
|                                                                                                                                                                                 | Ready for Command Packet<br>Set CoD, clear BSY, IO                                                 |  |  |  |
| Wait for DRQ or INTRQ                                                                                                                                                           | Assert DRQ/ INTRQ                                                                                  |  |  |  |
| Write Command Packet Bytes                                                                                                                                                      | <ul> <li>Negate DRQ after 12th (or 16th) byte</li> <li>Set BSY</li> <li>Perform command</li> </ul> |  |  |  |
|                                                                                                                                                                                 | Set Byte Count in Cylinder High/Low<br>Set DRQ, IO clear BSY, CoD<br>Assert INTRQ                  |  |  |  |
| Wait for INTRQ<br>Read Status                                                                                                                                                   | Negate INTRQ Loop if more                                                                          |  |  |  |
| If DRQ = 1<br>Read Cylinder High/Low (Byte Count)<br>Transfer Data Bytes                                                                                                        | Set BSY<br>Set status in Status Register                                                           |  |  |  |
| If $DRQ = 0$ (Command terminated)                                                                                                                                               | Set IO, CoD, DRDY; Clear DRQ, BSY<br>Assert INTRQ                                                  |  |  |  |
| Read Status                                                                                                                                                                     | Negate INTRQ                                                                                       |  |  |  |
| If Error, Read Error Register                                                                                                                                                   |                                                                                                    |  |  |  |
| Solid Lines indicate control flow, and dotted lines are actions taken but without direct control flow change occurring. This Diagram is for Visualization only, design to text. |                                                                                                    |  |  |  |
| Figure 17 - Packet Command with PIO Data In to Host                                                                                                                             |                                                                                                    |  |  |  |

### 8.2 Flow of Overlapped Commands with Data Transfer From Device to Host

This class includes commands such as Inquiry, Read etc. Execution includes the transfer of some unknown number of data bytes from the Device to the host.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers. The OVERLAP bit in the ATAPI FEATURES Register must be set (1).
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY, before the next system read of the status register, and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears RELEASE, IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, *"General Configuration Word (0)"*, on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 6th word is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for either Release of the ATA Bus or Data Transfer.
- 7. If the Device has NOT been previously commanded to generate an interrupt after accepting the Packet Command Data, the Device may optionally not release the ATA Bus. In this case the device *shall* move directly from accepting the Command Packet Data to Data Transfer (Step 12. below) with DRQ=1, CoD=0 and IO = 0. This must also be done within the time reported the Identify Drive Data Command Data. See "7.2.2 Typical Time for the Release After Command Received (Word 71)" on page 39. If the Device has been commanded to generate an interrupt after processing the Packet Command, the Device *shall* always release the ATA Bus.
- 8. The Device (1) sets the RELEASE bit in the ATAPI STATUS Register, (2) clears IO, CoD, DRQ, (3) clears BSY. If the Device has been previously commanded to generate an interrupt when releasing the ATA Bus after receiving a Packet Command, the Device *shall* set INTRQ (1).
- 9. Released State.

#### ---- At this point the Host is free to select the other Device and Issue Commands ------ When the Host is Not using the Non Overlapped Device it selects the Overlap Device allowing it to interrupt

- 10. When the Device is ready to accept data, the Device (1) sets the SERVICE Bit in the ATAPI STATUS Register, (2) sets DRQ, (3) sets INTRQ.
- 11. After detecting INTRQ, the Host *shall* read the ATAPI STATUS Register to determine if the selected device is requesting service. If there is an overlapped command active on the non-selected device, the Host *shall* change the DRV Bit and read the ATAPI STATUS Register to determine if service is also needed on the non-selected Device. When the state of both Device's SERVICE bits are known the Host *shall* select one of the Devices, that is requesting service, and issue the Service (A2h) Command. The Host *shall* employ some fairness technique in choosing which Device will be serviced.
- 12. When the Device receives the Service Command or if moving directly from Packet Command Data to Data Transfer, the Device (1) places the byte count of the data available into the Cylinder High and Low Registers, (2) clears SERVICE, (3) clears IO and CoD, (4) sets DRQ and clears BSY. If the Device has been previously commanded

to generate an interrupt when done processing the Service Command, the Device shall set INTRQ (1).

- 13. After detecting INTRQ or that BSY has been cleared, the host reads the DRQ bit in the Status Register to determine how it will proceed with the command. If DRQ= 0 then the device has either released the ATA Bus or terminated the command. If DRQ=1 then the host *shall* read the data (number of bytes specified in the Cylinder High/Low Registers) via the Data Register. In response to the Status Register being read, the Device negates IN-TRQ for both cases.
- 14. If no more data is to be transferred, proceed to step 17.
- 15. The Device (1) leaves BSY cleared, (2) clears DRQ. The RELEASE Bit *shall* have been set at the beginning of the last data transfer. The IO and CoD bits *shall* remain in the same state as for a normal data transfer, this distinguishes the "Release" from a "Status" state.
- 16. The above sequence is repeated from step 9.
- 17. The Device clears DRQ and sets BSY.
- 18. The Device places the completion status into the Status Register, sets CoD, IO, DRDY, clears RELEASE, BSY, and DRQ, prior to asserting INTRQ.
- 19. After detecting INTRQ & DRQ=0, the host reads the Status Register and if necessary, the Error Register for the command completion status. If the Host detects that the RELEASE Bit or that both IO and CoD are not set this is not a status state but a release state and should proceed accordingly.

The DRQ signal is used by the device to indicate when it is ready to transfer data, and is cleared after (during) the last byte of data to be transferred. This applies for both Command Packet as well as normal read/write data.

The RELEASE Bit is used to signal that the Drive has released the ATA Bus. The RELEASE Bit *shall* be qualified by the host with both BSY and DRQ cleared. If either BSY or DRQ is set, then the value in the RELEASE bit is undefined.

| Host Computer                                                                                                                                                                      | ATAPI Device                                                                                  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| Wait for BSY=0, DRQ=0<br>Initialize Task File                                                                                                                                      | Clears BSY,                                                                                   |  |  |  |
| Issue Packet Command                                                                                                                                                               | Sets BSY                                                                                      |  |  |  |
|                                                                                                                                                                                    | :                                                                                             |  |  |  |
|                                                                                                                                                                                    | Ready for Command Packet                                                                      |  |  |  |
|                                                                                                                                                                                    | Set CoD, clear BSY, IO                                                                        |  |  |  |
| Wait for DRQ or INTRQ                                                                                                                                                              | Assert DRQ/ INTRQ                                                                             |  |  |  |
| Write Command Packet Bytes                                                                                                                                                         |                                                                                               |  |  |  |
|                                                                                                                                                                                    | Negate DRQ after 12th (or 16th) byte                                                          |  |  |  |
|                                                                                                                                                                                    | Set BSY                                                                                       |  |  |  |
| Weit for INTRO or DSV Balance                                                                                                                                                      | Decode and Check Command<br>Set RELEASE, Clear IO & CoD<br>Clear BSY and Optionally set INTRQ |  |  |  |
| wait for INTRQ of BSY Release                                                                                                                                                      | Perform command                                                                               |  |  |  |
| Issuing of Commands to Other Device Possible Here<br>When done, reselect the overlap Device                                                                                        |                                                                                               |  |  |  |
| Wait for INTRQ                                                                                                                                                                     | When Ready to transfer data<br>Set SERVICE and Assert INTRQ                                   |  |  |  |
| Read Status                                                                                                                                                                        | Negate INTRQ                                                                                  |  |  |  |
| II SERVICE set, Issue Service (A2ii) Command                                                                                                                                       | Set BSY<br>Set Byte Count in Cylinder High/Low<br>Set DRQ, IO clear BSY, CoD, SERVICE         |  |  |  |
| Wait for INTRQ or BSY being cleared                                                                                                                                                | If Release after xfer, set RELEASE                                                            |  |  |  |
| If DRQ = 0 & RELEASE or if Cod & IO are not set                                                                                                                                    | Negate INTRQ Loop if more<br>data to transfer                                                 |  |  |  |
| If DRQ = 1                                                                                                                                                                         | Clear DRQ & BSY                                                                               |  |  |  |
| Transfer Data Bytes                                                                                                                                                                | Set BSY.                                                                                      |  |  |  |
| If $DRQ = 0$ and Cod & IO are set (Completion)                                                                                                                                     | Set status in Status Register<br>Set IO, CoD, DRDY; Clear DRQ, BSY<br>Assert INTRQ            |  |  |  |
|                                                                                                                                                                                    |                                                                                               |  |  |  |
| Read Status                                                                                                                                                                        | Negate INTRQ                                                                                  |  |  |  |
| If Error, Read Error Register                                                                                                                                                      |                                                                                               |  |  |  |
| Solid Lines indicate control flow, and dotted lines are actions taken but without direct control flow change occurring.<br>This Diagram is for Visualization only, design to text. |                                                                                               |  |  |  |
| Figure 18 - Packet Command with PIO Data In to Host                                                                                                                                |                                                                                               |  |  |  |

### 8.3 Flow of Packet Command with PIO Data Out from the Host

This class includes commands such as Mode Select, Write etc. Execution includes the transfer of some known number of data bytes from the Host to the Device.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers.
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY, before the next system read of the status register, and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, "General Configuration Word (0)", on page 38 for command packet DRQ types and other related timing information. DRQ may be set before or after BSY has been de-asserted; however, DRQ will not be visible to the host until BSY=0.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 12th byte is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for data transfer.
- 7. When ready to transfer data, the Device:(1) sets the byte count (Cylinder High and Low Registers) to the amount of data that the Device wishes to be sent, (2) clears IO and CoD, (3) sets DRQ and clears BSY, (4) sets INTRQ. The Byte Count would normally be set to the number of bytes requested by the contents of the register at the receipt of the command, but may be any amount that the Device can accommodate in its buffers at this time.
- 8. After detecting INTRQ, the host reads the DRQ bit in the Status Register to determine how it shall proceed with the command. If DRQ= 0 then the device has terminated the command. If DRQ=1 then the host *shall* write the data (number of bytes specified in the Cylinder High/Low Registers) via the Data Register. In response to the Status Register being read, the Device negates INTRQ for both cases.
- 9. The Device clears DRQ and sets BSY. If transfer of more data is required, the above sequence is repeated from 7.
- 10. When the Device is ready to present the status, the Device places the completion status into the Status Register, sets CoD, IO, DRDY and clears BSY, DRQ, prior to asserting INTRQ.
- 11. After detecting INTRQ & DRQ=0 the host reads the Status Register and if necessary, the Error Register for the command completion status.

The DRQ signal is used by the device to indicate when it is ready to transfer data, and is cleared after (during) the last byte of data to be transferred. This applies for both Command Packet as well as normal read/write data.

| Host Computer                                                                                                                                                                   | ATAPI Device                                                                                       |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|
| Wait for BSY=0, DRQ=0                                                                                                                                                           | Clears BSY                                                                                         |  |  |  |
| Initialize Task File<br>Issue Packet Command                                                                                                                                    | Sets BSY                                                                                           |  |  |  |
|                                                                                                                                                                                 | Ready for Command Packet<br>Set CoD, clear BSY, IO                                                 |  |  |  |
| Wait for DRQ or INTRQ                                                                                                                                                           | Assert DRQ/ INTRQ                                                                                  |  |  |  |
|                                                                                                                                                                                 | <ul> <li>Negate DRQ after 12th (or 16th) byte</li> <li>Set BSY</li> <li>Perform command</li> </ul> |  |  |  |
|                                                                                                                                                                                 | Set Byte Count in Cylinder High/Low<br>Set DRQ, clear BSY, CoD, IO<br>Assert INTRO                 |  |  |  |
| Wait for INTRQ<br>Read IRQ Status                                                                                                                                               | Negate INTRQ Loop if more                                                                          |  |  |  |
| If DRQ = 1<br>Read Cylinder High/Low (Byte Count)<br>Transfer Data Bytes                                                                                                        | Set BSY<br>Set status in Status Register                                                           |  |  |  |
| If $DRQ = 0$ (Command terminated)                                                                                                                                               | Set IO, CoD, DRDY; Clear DRQ, BSY<br>Assert INTRQ                                                  |  |  |  |
| Read Status                                                                                                                                                                     | Negate INTRQ                                                                                       |  |  |  |
| If Error, Read Error Register                                                                                                                                                   |                                                                                                    |  |  |  |
| Solid Lines indicate control flow, and dotted lines are actions taken but without direct control flow change occurring. This Diagram is for Visualization only, design to text. |                                                                                                    |  |  |  |
| Figure 19 - Packet Command with PIO Data Out from Host                                                                                                                          |                                                                                                    |  |  |  |

### 8.4 Flow of Overlapped Commands with Data Transfer From Host to Device

This class includes commands such as Mode Select, Write etc. Execution includes the transfer of some unknown number of data bytes from the Host to the Device.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers. The OVERLAP bit in the ATAPI FEATURES Register must be set (1).
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY, before the next system read of the status register, and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears RELEASE, IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, *"General Configuration Word (0)"*, on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 6th word is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for either Release of the ATA Bus or Data Transfer.
- 7. If the Device has NOT been previously commanded to generate an interrupt after accepting the Packet Command Data, the Device may optionally not release the ATA Bus. In this case the device must move directly from accepting the Command Packet Data to Data Transfer (Step 12. below) with DRQ=1, CoD=0 and IO = 0. This must also be done within the time reported the Identify Drive Data Command Data. See "7.2.2 Typical Time for the Release After Command Received (Word 71)" on page 39. If the Device has been commanded to generate an interrupt after processing the Packet Command, the Device shall always release the ATA Bus.
- 8. The Device (1) sets the RELEASE bit in the ATAPI STATUS Register, (2) clears IO, CoD, DRQ, (3) clears BSY. If the Device has been previously commanded to generate an interrupt when releasing the ATA Bus after receiving a Packet Command, the Device *shall* set INTRQ (1).
- 9. Released State.

#### ---- At this point the Host is free to select the other Device and Issue Commands ------ When the Host is Not using the Non Overlapped Device it selects the Overlap Device allowing it to interrupt

- 10. When the Device is ready to accept data, the Device (1) sets the SERVICE Bit in the ATAPI STATUS Register, (2) sets DRQ, (3) sets INTRQ.
- 11. After detecting INTRQ, the Host *shall* read the ATAPI STATUS Register to determine if the selected device is requesting service. If there is an overlapped command active on the non-selected device, the Host *shall* change the DRV Bit and read the ATAPI STATUS Register to determine if service is also needed on the non-selected Device. When the state of both Device's SERVICE bits are known the Host *shall* select one of the Devices, that is requesting service, and issue the Service (A2h) Command. The Host *shall* employ some fairness technique in choosing which Device will be serviced.
- 12. When the Device receives the SERVICE Command or if moving directly from Packet Command Data to Data Transfer, the Device (1) places the byte count of the data available into the Cylinder High and Low Registers, (2) clears SERVICE, (3) clears IO and CoD, (4) sets DRQ and clears BSY. If the Device has been previously com-

manded to generate an interrupt when done processing the SERVICE Command, the Device shall set INTRQ (1).

- 13. After detecting INTRQ or that BSY has been cleared, the host reads the DRQ bit in the Status Register to determine how it will proceed with the command. If DRQ= 0 then the device has either released the ATA Bus or terminated the command. If DRQ=1 then the host *shall* read the data (number of bytes specified in the Cylinder High/Low Registers) via the Data Register. In response to the Status Register being read, the Device negates IN-TRQ for both cases.
- 14. If no more data is to be transferred, proceed to step 17.
- 15. The Device (1) leaves BSY cleared, (2) clears DRQ. The RELEASE Bit *shall* have been set at the beginning of the last data transfer. The IO and CoD bits *shall* remain in the same state as for a normal data transfer, this distinguishes the "Release" from a "Status" state.
- 16. The above sequence is repeated from step 9.
- 17. The Device clears DRQ and sets BSY.
- 18. The Device places the completion status into the Status Register, sets CoD, IO, DRDY, clears RELEASE, BSY, and DRQ, prior to asserting INTRQ.
- 19. After detecting INTRQ & DRQ=0, the host reads the Status Register and if necessary, the Error Register for the command completion status. If the Host detects that the RELEASE Bit or that both IO and CoD are not set this is not a status state but a release state and should proceed accordingly.

|                 | Host Computer                                                                                                         | ATAPI Device                                                                                  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
|                 | Wait for BSY=0, DRQ=0<br>Initialize Task File                                                                         | Clears BSY,                                                                                   |
|                 | Issue Packet Command                                                                                                  | Sets BSY                                                                                      |
|                 |                                                                                                                       | Ready for Command Packet<br>Set CoD, clear BSY, IO                                            |
|                 | Wait for DRQ or INTRQ                                                                                                 | Assert DRQ/ INTRQ                                                                             |
|                 | Write Command Packet Bytes                                                                                            |                                                                                               |
|                 |                                                                                                                       | Negate DRQ after 12th (or 16th) byte                                                          |
|                 |                                                                                                                       | Set BSY                                                                                       |
|                 |                                                                                                                       | Decode and Check Command<br>Set RELEASE, Clear IO & CoD<br>Clear BSY and Optionally set INTRQ |
|                 | Wait for INTRQ or BSY Release                                                                                         | Perform command                                                                               |
|                 | Issuing of Commands to Other Device Possible Here<br>When done, reselect the overlap Device                           |                                                                                               |
|                 |                                                                                                                       | When Ready to transfer data                                                                   |
|                 | Wait for INTRQ                                                                                                        | Negota INTRO                                                                                  |
|                 | Read Status<br>If SERVICE set, Issue Service (A2h) Command                                                            | Set BSY<br>Set Byte Count in Cylinder High/Low<br>Set DRQ, IO clear BSY, CoD, SERVICE         |
|                 | Wait for INTRQ or BSY being cleared<br>Read Status                                                                    | Optionally Assert INTRQ<br>If Release after xfer, set RELEASE<br>Negate INTRQ<br>Loop if more |
|                 | If DRQ = 0 & RELEASE or if Cod & IO are not set                                                                       | data to transfer                                                                              |
|                 | If DRQ = 1<br>Read Cylinder High/Low (Byte Count)<br>Transfer Data Bytes                                              | Clear DRQ & BSY<br>Set BSY.                                                                   |
|                 | If $DRQ = 0$ and Cod & IO are set (Completion)                                                                        | Set status in Status Register<br>Set IO, CoD, DRDY; Clear DRQ, BSY<br>Assert INTRQ            |
|                 |                                                                                                                       |                                                                                               |
|                 | Read Status                                                                                                           | Negate INTRO                                                                                  |
|                 | If Error, Read Error Register                                                                                         |                                                                                               |
| Solid<br>This I | Lines indicate control flow, and dotted lines are actions taker<br>Diagram is for Visualization only, design to text. | 1 but without direct control flow change occurring.                                           |

Figure 20 - Packet Command with PIO Data In to Host

### 8.5 Flow of Non-Overlap DMA Data Commands

This class includes commands such as Read, Write etc. Execution includes the transfer of some unknown number of data bytes.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers. The host must also initializes the DMA engine which will service the Devices requests.
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, "General Configuration Word (0)", on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 12th byte is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for data transfer.
- 7. When ready to transfer data, the Device transfers via DMARQ/DMACK any amount that the Device can accommodate or has in its buffers at this time. This continues until all the data has been transferred.
- 8. When the Device is ready to present the status, the Device places the completion status into the Status Register, and sets IO, CoD, DRDY and clears BSY, DRQ, prior to asserting INTRQ.

After detecting INTRQ the host reads the Status Register for the command completion status.

#### 8.6 Flow of Overlapped DMA Data Commands

This class includes commands such as Inquiry, Read etc. Execution includes the transfer of some unknown number of data bytes to/from the Device.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers. The OVERLAP and DMA bits in the ATAPI FEATURES Register must be set (1).
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY, before the next system read of the status register, and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears RELEASE, IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, *"General Configuration Word (0)"*, on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device(1) clears DRQ (when the 6th word is written), (2) sets BSY, (3) reads Features and Byte Count requested by the host system, (4) prepares for either Release of the ATA Bus or Data Transfer.
- 7. If the Device has NOT been previously commanded to generate an interrupt after accepting the Packet Command Data, the Device may optionally not release the ATA Bus. In this case the device *shall* move directly from accepting the Command Packet Data to Data Transfer (Step 12. below) with DRQ=1, CoD=0 and IO = 0. This must also be done within the time reported the Identify Drive Data Command Data. See *"7.2.2 Typical Time for the Release"*

After Command Received (Word 71)" on page 39. If the Device has been commanded to generate an interrupt after processing the Packet Command, the Device **shall** always release the ATA Bus.

- 8. The Device (1) sets the RELEASE bit in the ATAPI STATUS Register, (2) clears IO, CoD, DRQ, (3) clears BSY. If the Device has been previously commanded to generate an interrupt when releasing the ATA Bus after receiving a Packet Command, the Device *shall* set INTRQ (1).
- 9. Released State.

#### ---- At this point the Host is free to select the other Device and Issue Commands ------ When the Host is Not using the Non Overlapped Device it selects the Overlap Device allowing it to interrupt

- 10. When the Device is ready to accept data, the Device (1) sets the SERVICE Bit in the ATAPI STATUS Register, (2) sets DMA READY, (3) sets INTRQ.
- 11. After detecting INTRQ, the Host *shall* read the ATAPI STATUS Register to determine if the selected device is requesting service. If there is an overlapped command active on the non-selected device, the Host *shall* change the DRV Bit and read the ATAPI STATUS Register to determine if service is also needed on the non-selected Device. When the state of both Device's SERVICE bits are known the Host *shall* select one of the Devices, that is requesting service, and issue the Service (A2h) Command. The Host *shall* employ some fairness technique in choosing which Device will be serviced.
- 12. When the Device receives the Service Command or if moving directly from Packet Command Data to Data Transfer, the Device (1) places the byte count of the data available into the Cylinder High and Low Registers, (2) clears SERVICE, (3) clears IO and CoD, (4) sets DMA READY (Should already be set), (5) sets DMARQ and clears BSY. If the Device has been previously commanded to generate an interrupt when done processing the Service Command, the Device *shall* set INTRQ (1). Note that the use of the Interrupt on Service Command Completion for DMA operations is not recommended.
- 13. After detecting INTRQ or that BSY has been cleared, the host reads the DMA READY bit in the Status Register to determine how it will proceed with the command. If DRQ and DMA READY = 0 then the device has either released the ATA Bus or terminated the command. If DRQ or DMA READY = 1 then the host *shall* cause the DMA Controller to transfer the number of bytes specified in the Cylinder High/Low Registers. In response to the Status Register being read, the Device negates INTRQ for both cases.
- 14. If no more data is to be transferred, proceed to step 17.
- 15. The Device (1) leaves BSY cleared, (2) clears DMARQ and DMA READY. The RELEASE Bit *shall* have been set at the beginning of the last data transfer. The IO and CoD bits *shall* remain in the same state as for a normal data transfer, this distinguishes the "Release" from a "Status" state.
- 16. The above sequence is repeated from step 9.
- 17. The Device clears DMARQ, DMA READY and sets BSY.
- 18. The Device places the completion status into the Status Register, sets CoD, IO, DRDY, clears RELEASE, and BSY, prior to asserting INTRQ.

19. After detecting INTRQ & DRQ and DMA READY = 0, the host reads the Status Register and if necessary, the Error Register for the command completion status. If the Host detects that the RELEASE Bit or that both IO and CoD are not set this is not a status state but a release state and should proceed accordingly.

The DRQ and DMA READY signals are used by the device to indicate when it is ready to transfer data, and is cleared after (during) the last byte of data to be transferred. This applies for both Command Packet as well as normal read/write data.

The RELEASE Bit is used to signal that the Drive has released the ATA Bus. The RELEASE Bit *shall* be qualified by the host with both BSY, DRQ and DMA READY cleared. If either BSY, DRQ or DMA READY is set, then the value in the RELEASE bit is undefined.

| Host Computer                                                                                                                   | ATAPI Device                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                 |                                                                                                                  |
| Wait for BSY=0, DRQ=0<br>Initialize Task File                                                                                   | Clears BSY,                                                                                                      |
|                                                                                                                                 | Sets BSY                                                                                                         |
| ſ                                                                                                                               |                                                                                                                  |
|                                                                                                                                 | Ready for Command Packet                                                                                         |
| I                                                                                                                               | Set CoD, clear BSY, IO                                                                                           |
| Wait for DRQ or INTRQ                                                                                                           | Assert DRQ/ INTRQ                                                                                                |
| Write Command Packet Bytes                                                                                                      |                                                                                                                  |
|                                                                                                                                 | Negate DRQ after 12th (or 16th) byte                                                                             |
|                                                                                                                                 | Set BSY                                                                                                          |
|                                                                                                                                 | Decode and Check Command<br>Set RELEASE, Clear IO & CoD<br>Clear BSY and Optionally set INTRQ                    |
| Wait for INTRQ or BSY Release                                                                                                   | Perform command                                                                                                  |
| Issuing of Commands to Other Device Possible Here<br>When done, reselect the overlap Device                                     |                                                                                                                  |
| Wait for INTRO                                                                                                                  | When Ready to transfer data<br>Set SERVICE and Assert INTRQ                                                      |
| Read Status                                                                                                                     | Negate INTRQ                                                                                                     |
| If SERVICE set, Issue Service (A2n) Command                                                                                     | • Set BSY, IO set for Direction<br>Set Byte Count in Cylinder High/Low<br>Set DMA READY, clear BSY, CoD, SERVICE |
| Wait for INTRQ or BSY being cleared<br>Read Status                                                                              | If Release after xfer, set RELEASE<br>Negate INTRQ                                                               |
| If DMA READY = 0 & RELEASE or if Cod & IO are not s                                                                             | set data to transfer                                                                                             |
| If DMA READY=1<br>Read Cylinder High/Low (Byte Count)                                                                           | Clear DMA READY & BSY                                                                                            |
| Transfer Data Bytes                                                                                                             | Set BSY.                                                                                                         |
| If DMA READY=0 and Cod & IO are set (Completion)                                                                                | Set status in Status Register<br>Set IO, CoD, DRDY; Clear DMA READY, BSY<br>Assert INTRQ                         |
| Peed Status                                                                                                                     |                                                                                                                  |
|                                                                                                                                 | Negate INTRQ                                                                                                     |
| If Error, Read Error Register                                                                                                   |                                                                                                                  |
| Solid Lines indicate control flow, and dotted lines are actions take<br>This Diagram is for Visualization only, design to text. | n but without direct control flow change occurring.                                                              |
| Figure 21 - Packet Command with                                                                                                 | DMA Data                                                                                                         |

### 8.7 Flow of Non-data Commands

This class includes commands such as Seek, etc. Execution of these commands involves no data transfer.

- 1. The host Polls for BSY=0, DRQ=0 then initializes the task file by writing the required parameters to the Features, Byte Count, and Drive/Head registers.
- 2. The host writes the Packet Command code (A0h) to the Command Register.
- 3. The Device sets BSY and prepares for Command Packet transfer.
- 4. When the Device is ready to accept the Command Packet, the Device sets CoD and clears IO, BSY prior to asserting DRQ. Some Devices will assert INTRQ following the assertion of DRQ. See section 7.2.1, "General Configuration Word (0)", on page 38 for command packet DRQ types and other related timing information.
- 5. After detecting DRQ, the host writes the 12 bytes (6 words) of Command to the Data Register.
- 6. The Device sets BSY and executes the command.
- 7. When the Device is ready to present the status, the Device places the completion status into the Status Register, and sets IO, CoD, DRDY and clears BSY, DRQ, prior to asserting INTRQ.
- 8. After detecting INTRQ, the host reads the Status Resister for the command completion status.

# 9.0 Overlapped PCI DMA

The overlapped PCI DMA Logic emulates in a simple form what the Host Driver would do when an interrupt is detected. Thus the ATA or ATAPI Device is unaware of any difference between a driver and the PCI DMA Logic.

To allow the PCI DMA Logic to more easily detect that DMA transfer is required, a new status bit has been added, called DMA Ready. This bit in conjunction with the Service bit and INTRQ signals to the PCI DMA Logic that it should start a DMA Operation for this device. Note that the DMA Logic must have previously been programmed for the transfer.

Use of the DMA Ready status and Service bits is enabled when overlapped Command are issued with the DMA enable bit set in the ATA or ATAPI Feature Registers.

Whenever the PCI DMA Logic senses a condition where it can not handle the interrupt (e.g. No DMA was setup for this device, or the DMA Ready and Service bits were not set) the Interrupt is passed through to the Driver. The Driver is then responsible for providing the same level of functionality as in the PCI DMA Logic. Note also that if the Host doesn't support the Overlapped DMA Capability, then the driver will provide that functionality.

To prevent the Host from accessing the ATA bus while any possible contention could occur, the PCI DMA Logic contains an Interlock mechanism. This is nothing more than a simple semaphore. When the Host commands the PCI DMA Logic to start overlapped operations, the Semaphore is seized by the DMA Logic. When the Driver wishes to gain access to the ATA Bus, it requests that the Semaphore is released and then waits until it is.

This might be a case for an addition of an Interrupt so that the driver won't have to poll.



Figure 22 - Overlapped PCI DMA Block Diagram

### 9.1 Error Handling with Overlapped DMA

Error handling is no different than is used today.

# 10.0 ATA Bus Master DMA Register Model

This section proposes a register level programming interface for a bus master ATA compatible (IDE) disk controller that directly moves data between IDE devices and main memory. By performing the IDE data transfer as a bus master, the Bus Master Device off-loads the CPU (no programmed IO for data transfer) and improves system performance in multi-tasking environments.

Controllers that implement this programming interface will benefit from bundled software shipped with major OS's limiting the amount of software development required to provide a complete product.

The master mode programming interface is an extension of the standard IDE programming model. This means that devices can always be dealt with using the standard IDE programming model, with the master mode functionality used when the appropriate driver and devices are present. Master operation is designed to work with any IDE device that support DMA transfers on the IDE bus. Devices that only work in PIO mode can be used through the standard IDE programming model.

The programming interface defines a simple scatter/gather mechanism allowing large transfer blocks to be scattered to or gathered from memory. This cuts down on the number of interrupts to and interactions with the CPU.

The interface defined here supports two IDE channels (primary and secondary). Individual controllers that support more than two channels will need to appear to software as multiple controllers if the standard drivers are to be used.

Master IDE controllers should default to Mode 0 Multiword DMA timings to ensure operation with DMA capable IDE devices without the need for controller-specific code to initialize controller-specific timing parameters.

### 10.1 Physical Region Descriptor Table

Before the controller starts a master transfer it is given a pointer to a Physical Region Descriptor Table. This table contains some number of Physical Region Descriptors (PRD) which describe areas of memory that are involved in the data transfer. The descriptor table must be aligned on a 4 byte boundary and the table cannot cross a 64K boundary in memory.

#### 10.2 Physical Region Descriptor

The physical memory region to be transferred is described by a Physical Region Descriptor (PRD). The data transfer will proceed until all regions described by the PRDs in the table have been transferred.

Each Physical Region Descriptor entry is 8 bytes in length. The first 4 bytes specify the byte address of a physical memory region. The next two bytes specify the count of the region in bytes (64K byte limit per region). A value of zero in these two bytes indicates 64K. Bit 7 of the last byte indicates the end of the table; bus master operation terminates when the last descriptor has been retired.

| 31                                         |          |                   | 0 |  |
|--------------------------------------------|----------|-------------------|---|--|
| Memory Region Physical Base Address [31:1] |          |                   |   |  |
| EOT                                        | Reserved | Byte Count [15:1] | 0 |  |

#### Table 11 - Physical Region Descriptor Table Entry

NOTE: The memory region specified by the descriptor is further restricted such that the region cannot straddle a 64K

boundary. This means the byte count can be limited to 64K, and the incrementer for the current address register need only extend from bit [1] to bit [15]. Also, the total sum of the descriptor byte counts must be equal to, or greater than the size of the disk transfer request. If greater than, then the driver must terminate the Bus Master transaction (by resetting bit zero of the command register to zero) when the drive issues an interrupt to signal transfer completion.

## 10.3 Bus Master IDE Register Descriptions

The bus master IDE function uses 16 bytes of IO space. All bus master IDE IO space registers can be accessed as byte, word, or Dword quantities. The description of the 16 bytes of IO registers follows in Table 2-1:

| Offset from<br>Base Address | Register                                   | Register<br>Access |
|-----------------------------|--------------------------------------------|--------------------|
| 00h                         | Bus Master IDE Command register Primary    | R/W                |
| 01h                         | Device Specific                            |                    |
| 02h                         | Bus Master IDE Status register Primary     | RWC                |
| 03h                         | Device Specific                            |                    |
| 04h-07h                     | Bus Master IDE PRD Table Address Primary   | R/W                |
| 08h                         | Bus Master IDE Command register Secondary  | R/W                |
| 09h                         | Device Specific                            |                    |
| 0Ah                         | Bus Master IDE Status register Secondary   | RWC                |
| 0Bh                         | Device Specific                            |                    |
| 0Ch-0Fh                     | Bus Master IDE PRD Table Address Secondary | R/W                |

Table 12 - PCI DMA IO Register Map

Figure 23 - PCI DMA IO Registers, Bit Definitions

| Address            | D7        | D6                        | D5                        | D4                                                           | D3                                    | D2                        | D1                | D0                                                   |     |
|--------------------|-----------|---------------------------|---------------------------|--------------------------------------------------------------|---------------------------------------|---------------------------|-------------------|------------------------------------------------------|-----|
| Base +0<br>Command | Soft Stop |                           | Reserved                  |                                                              | Read/<br>Write                        | Inter-<br>leave<br>Enable | Overlap<br>Enable | Start/Stop                                           | RWC |
| Base +1            |           |                           | ]                         | Reserved or D                                                | evice Specifi                         | с                         |                   |                                                      | R/W |
| Base +2<br>Status  | Simplex   | Drive 1<br>DMA<br>Capable | Drive 0<br>DMA<br>Capable | Channel<br>is Over-<br>lap and<br>Inter-<br>leave<br>Capable | Select<br>(A2h)<br>has been<br>issued | Interrupt                 | Error             | Active<br>and also<br>the Inter-<br>lock Sta-<br>tus | RWC |
| Base +3            |           |                           | Tag I                     | Register (0 wh                                               | en not using                          | Tags)                     |                   |                                                      | R/W |
| Base +4 -          | A31       | A30                       | A29                       | A28                                                          | A27                                   | A26                       | A25               | A24                                                  | R/W |
| Base +7            | A23       | A22                       | A21                       | A20                                                          | A19                                   | A18                       | A17               | A16                                                  | R/W |
| PRD Table          | A15       | A14                       | A13                       | A12                                                          | A11                                   | A10                       | A9                | A8                                                   | R/W |
|                    | A7        | A6                        | A5                        | A4                                                           | A3                                    |                           | Reserved          |                                                      | R/W |

## 10.3.1 Bus Master IDE Command Register

| Register Name:  | Bus Master IDE Comman | d Register |
|-----------------|-----------------------|------------|
| Address Offset: | Primary Channel:      | Base + 00h |
|                 | Secondary Channel:    | Base + 08h |
| Default Value:  | 00h                   |            |
| Attribute:      | Read / Write          |            |
| Size:           | 8 bits                |            |

## Table 13 - Bus Master IDE Command Register

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Soft Stop. This causes he DMA engine to stop operation at the next boundry condi-<br>tion. This type of stop is always restartable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6:4 | Reserved. Must return 0 on reads.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3   | Read or Write Control: This bit sets the direction of the bus master transfer: when set to zero, PCI bus master reads are performed. When set to one, PCI bus master writes are performed. This bit must NOT be changed when the bus master function is active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2   | Interleave enable. This causes the DMA sequencer to expect the device to release the Task File Registers after the number of bytes specified i the Byte Count registers have been transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1   | Overlap Enable. This causes the DMA sequencer to filter Interrupts and perform DMA signal arbitration using INTRQ and the SELECT Command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0   | Start/Stop Bus Master: Writing a '1' to this bit enables bus master operation of the con-<br>troller. Bus master operation begins when this bit is detected changing from a zero to a<br>one. The controller will transfer data between the IDE device and memory only when<br>this bit is set. Master operation can be halted by writing a '0' to this bit. All state infor-<br>mation is lost when a '0' is written; Master mode operation cannot be stopped and then<br>resumed. If this bit is reset while bus master operation is still active (i.e., the Bus Master<br>IDE Active bit of the Bus Master IDE Status register for that IDE channel is set) and the<br>drive has not yet finished its data transfer (The Interrupt bit in the Bus Master IDE Status<br>register for that IDE channel is not set), the bus master command is said to be aborted<br>and data transferred from the drive may be discarded before being written to system<br>memory. This bit is intended to be reset after the data transfer is completed, as indicated<br>by either the Bus Master IDE Active bit or the Interrupt bit of the Bus Master IDE Status<br>register for that IDE channel being set, or both. |

### 10.3.2 Bus Master IDE Status Register

| Register Name:  | Bus Master IDE Status R | egister    |
|-----------------|-------------------------|------------|
| Address Offset: | Primary Channel:        | Base + 02h |
|                 | Secondary Channel:      | Base + 0Ah |
| Default Value:  | 00h                     |            |
| Attribute:      | Read/Write Clear        |            |
| Size:           | 8 bits                  |            |
|                 |                         |            |

## Table 14 - Bus Master IDE Status Register

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | Simplex only: This read-only bit indicates whether or not both bus master channels (pri-<br>mary and secondary) can be operated at the same time. If the bit is a '0', then the chan-<br>nels operate independently and can be used at the same time. If the bit is a '1', then only<br>one channel may be used at a time.                                                                                                                                                                                    |
| 6   | Drive 1 DMA Capable: This read/write bit is set by device dependent code (BIOS or device driver) to indicate that drive 1 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance.                                                                                                                                                                                                                                                                 |
| 5   | Drive 0 DMA Capable: This read/write bit is set by device dependent code (BIOS or device driver) to indicate that drive 0 for this channel is capable of DMA transfers, and that the controller has been initialized for optimum performance.                                                                                                                                                                                                                                                                 |
| 4   | Channel is Overlap Capable. This indicates that the Channel has the hardware neces-<br>sary to FIlter interrupts and provide DMA Signal Arbitration.                                                                                                                                                                                                                                                                                                                                                          |
| 3   | Select has been issued. This indicates that an IDE interrupt caused the DMA Overlap<br>Sequencer to issue the Select Command, but the contents in the Tag Register did not<br>match, thus the Driver must recover.                                                                                                                                                                                                                                                                                            |
| 2   | Interrupt: This bit is set by the rising edge of the IDE interrupt line. This bit is cleared when a '1' is written to it by software. Software can use this bit to determine if an IDE device has asserted its interrupt line. When this bit is read as a one, all data transferred from the drive is visible in system memory.                                                                                                                                                                               |
| 1   | Error: This bit is set when the controller encounters an error in transferring data to/from memory. The exact error condition is bus specific and can be determined in a bus specific manner. This bit is cleared when a '1' is written to it by software.                                                                                                                                                                                                                                                    |
| 0   | Bus Master IDE Active: This bit is set when the Start bit is written to the Command reg-<br>ister. This bit is cleared when the last transfer for a region is performed, where EOT for<br>that region is set in the region descriptor. It is also cleared when the Start bit is cleared in<br>the Command register. When this bit is read as a zero, all data transferred from the drive<br>during the previous bus master command is visible in system memory, unless the bus<br>master command was aborted. |

#### 10.3.3 Descriptor Table Pointer Register

| Register Name:  | Descriptor Table Pointer Register |
|-----------------|-----------------------------------|
| Address Offset: | Primary Channel: Base + 04h       |
|                 | Secondary Channel: Base + 0Ch     |
| Default Value:  | 00000000h                         |
| Attribute:      | Read / Write                      |
| Size:           | 32 bits                           |

#### Table 15 - Descriptor Table Pointer Register

| Bit  | Description                                              |
|------|----------------------------------------------------------|
| 31:2 | Base address of Descriptor table. Corresponds to A[31:2] |
| 1:0  | reserved                                                 |

The Descriptor Table must be Dword aligned. The Descriptor Table must not cross a 64K boundary in memory.

#### 10.4 Operation of the PCI Master Mode DMA

#### 10.4.1 Standard Programming Sequence

To initiate a bus master transfer between memory and an IDE DMA slave device, the following steps are required:

- 1. Software prepares a PRD Table in system memory. Each PRD is 8 bytes long and consists of an address pointer to the starting address and the transfer count of the memory buffer to be transferred. In any given PRD Table, two consecutive PRDs are offset by 8-bytes and are aligned on a 4-byte boundary.
- 2. Software provides the starting address of the PRD Table by loading the PRD Table Pointer Register. The direction of the data transfer is specified by setting the Read/Write Control bit. Clear the Interrupt bit and Error bit in the Status register.
- 3. Software issues the appropriate DMA transfer command to the disk device.
- 4. Engage the bus master function by writing a '1' to the Start bit in the Bus Master IDE Command Register for the appropriate channel.
- 5. The controller transfers data to/from memory responding to DMA requests from the IDE device.
- 6. At the end of the transfer the IDE device signals an interrupt.
- 7. In response to the interrupt, software resets the Start/Stop bit in the command register. It then reads the controller status and then the drive status to determine if the transfer completed successfully.

#### 10.4.2 Data Synchronization

When reading data from an IDE device, that data may be buffered by the IDE controller before using a master operation to move the data to memory. The IDE device driver in conjunction with the IDE controller is responsible for guarantee-

ing that any buffered data is moved into memory before the data is used.

The IDE device driver is required to do a read of the controller Status register after receiving the IDE interrupt. If the Status register returns with the Interrupt bit set then the driver knows that the IDE device generated the interrupt (important for shared interrupts) and that any buffered data has been flushed to memory. If the Interrupt bit is not set then the IDE device did not generate the interrupt and the state of the data buffers is unknown.

When the IDE controller detects a rising edge on the IDE device interrupt line (INTRQ) it is required to:

- Flush all buffered data
- Set the Interrupt bit in the controller Status register
- Guarantee that a read to the controller Status register does not complete until all buffered data has been written to memory.

Another way to view this requirement is that the first read to the controller Status register in response to the IDE device interrupt must return with the Interrupt bit set and with the guarantee that all buffered data has been written to memory.

#### 10.4.3 Status Bit Interpretation

"*Table 16 - Status Register Interpretation*" on page 64, describes how to interpret the Interrupt and Active bits in the Controller status register after a DMA transfer has been started.

| Interrupt | Active | Description                                                                                                                                                                                                                                                                                                                                          |
|-----------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0         | 1      | DMA transfer is in progress. No interrupt has been generated by the IDE device.                                                                                                                                                                                                                                                                      |
| 1         | 0      | The IDE device generated an interrupt. The controller exhausted the Physical Region Descriptors. This is the normal completion case where the size of the physical memory regions was equal to the IDE device transfer size.                                                                                                                         |
| 1         | 1      | The IDE device generated an interrupt. The controller has not reached the end of the physical memory regions. This is a valid completion case where the size of the physical memory regions was larger than the IDE device transfer size.                                                                                                            |
| 0         | 0      | This bit combination signals an error condition. If the Error bit in the status register is set, then the controller has some problem transferring data to/from memory. Specifics of the error have to be determined using bus-specific information. If the Error bit is not set, then the PRD's specified a smaller size than the IDE transfer size |

 Table 16 - Status Register Interpretation

#### **10.5 Error Conditions**

IDE devices are sector based mass storage devices. The drivers handle errors on a sector by sector basis; either a sector is transferred successfully or it is not.

If the IDE DMA slave device never completes the transfer due to a hardware or software error, the Bus Master IDE command will eventually be stopped (by setting Command Start bit to zero) when the driver times out the disk transaction. Information in the IDE device registers will help isolate the cause of the problem. If the controller encounters an error while doing the bus master transfers it will stop the transfer (i.e. reset the Active bit in the Command register) and set the ERROR bit in the Status register. The controller does not generate an interrupt when this happens. The device driver can use device specific information (e.g.; PCI Configuration Space Status register) to determine what caused the error.

Whenever a requested transfer does not complete properly, information in the IDE device registers (Sector Count) can be used to determine how much of the transfer was completed and to construct a new PRD table to complete the requested operation. In most cases the existing PRD table can be used to complete the operation.

### 10.6 PCI Specifics

Bus master IDE controllers built to attach to a PCI bus must have the following characteristics:

- 1. The Class Code in PCI configuration space indicates IDE device (top two bytes have the value 0x0101) and bit 7 of the Programming Interface register (offset 0x09) in PCI configuration space must be set to 1 to indicate that the device supports the Master IDE capability.
- 2. The control registers for the controller are allocated via the devices Base Address register at offset 0x20 in PCI configuration space.
- 3. In the controller Status register the Error bit will be set and the Active bit reset if any of the following conditions occur on the PCI bus while the controller is doing a master operation on the bus. The exact cause can be determined by examining the Configuration Space Status register.

| Error Condition   | Configuration Space Status bits                                    |
|-------------------|--------------------------------------------------------------------|
| Target Abort      | Anytime bit 12 of the Config Space Status register is set.         |
| Master Abort      | Anytime bit 13 of the Config Space Status register is set.         |
| Data Parity Error | Anytime bit 8 of the Config Space Detected Status register is set. |

#### Table 17 - PCI Error Status



Figure 24 - State Diagram, Overlapped PCI DMA Support

# 11.0 Paths

Although what has been discussed thus far are the goals, they will not be implemented all at once. The goals will be met in groups. These groups represent a phased implementation approach, with less complicated but most beneficial features implemented first. Other more complicated features or those features that require host hardware modification will be phased in over a longer time frame.

Although some features will be phased in, the actual definitions for all the enhanced functions will be standardized at the same time.

A real issue is silicon development cycles, with drive vendors wanting to get this worked out soon as there are new chips on the operating table and we need closure.

#### 11.1 Phase 1: Mixed Legacy Overlap Environment

These are the first improvements that will be implemented. They do not require any hardware changes to the Host or the Overlap Device. This capability will be the foundation for all the other overlap and Queuing capabilities. This phase will allow the OEMs to place one ATA Hard Drive and one ATAPI CDROM on a single ATA Cable, thus reducing the overall cost of the system by at least \$0.50 or more.

One Fast Device and one slower (ATAPI) Device on one ATA Cable. Doesn't require host LSI changes. The Host (Driver) arbitrates the DMA hardware usage by the ATA & ATAPI Drives. Requires OS Driver changes. Requires minor ATAPI Device Firmware changes. Only the ATAPI Device needs to be capable of the Overlap function.

### 11.2 Phase 2: Homogeneous Overlap Environment & Reduced Host Interrupts for DMA

This is where most of the performance improvements will be created. This phase supports both ATA Disk drives and ATAPI CDROM/Tape. The capabilities added here will form the foundation for Command Queuing and more advanced DMA capabilities. During this phase there will be some skewing in the use of Host Silicon and Devices that can implement the overlap capabilities. Although the full improvement in performance will not be obtained when this occurs, some improvement is still expected.

Mixing of Legacy and Overlap Capable Devices possible. Mixing of Non-enhanced Hosts and Enhanced Drives keeps most of the performance gains. Doesn't require host LSI changes when using existing PCI DMA or PIO. Reduced Host Interrupts requires new PCI DMA Bridge logic. The Host arbitrates the DMA hardware usage by the ATA and ATAPI Devices. Requires the use of Proxy Interrupts in the Devices. Requires OS Driver changes (Should have already been done in the first phase.) Requires minor ATA Drive Firmware changes (ATAPI Drive changes occurred in phase one.)

### 11.3 Phase 3: Command Queuing

In this last phase, Queuing of commands in the Faster ATA Disks is implemented. In addition, optional PCI DMA bridge logic could be implemented that will allow the Queued commands to be processed out of order without interrupting the Host Driver when the Tag changes.

All Drives must be Shared Interrupt capable, no mixing allowed. Optional DMA channel handles Tag and Drive changes automatically (No Driver intervention). Requires Host LSI changes if Automated DMA is used. Requires OS driver changes. Requires Drive Firmware changes.

#### 11.4 OS Improvements

Although not part of any of the above "Phases" the Operating System and its drivers are an integral part of any performance improvements that can be achieved. Once the definition for the Overlap capabilities is complete the next releases should implement ALL the new capabilities. There are a number of areas that Western Digital believes are important for the Operating Systems to consider:

- Get rid of the monolithic ATA disk/CD-ROM driver and move fully to the NT like layered I/O model.
- Support disk, CD-ROM, and tape TSDs.
- Rename SCSI Manager and call it I/O Manager.
- Run ATA and ATAPI hardware via mini-ports.
- Allow the ASPI interface to communicate with the ATA and ATAPI mini-ports so that CDHD, CR-R, and CD changer can be supported by 3rd party applications.
- Support PCI Bus Master DMA.
- Support for Overlapped ATA channel.
- Support for Command Queuing.

# 12.0 Register Mapping

Communication to or from the Devices is through I/O Registers that route the input or output data to or from registers (selected) by a code on signals from the host (CS1FX-, CS3FX-, DA2, DA1, DA0, DIOR- and DIOW-).

## 12.1 ATAPI Register Map (Packet Command)

Logic conventions are: A = signal asserted, N = signal negated, x = does not matter which it is

 Table 18 - I/O Port Functions/Selection Addresses (Compatibility Model)

| Addresses |       |     |     |     | Functions                       |                                |  |
|-----------|-------|-----|-----|-----|---------------------------------|--------------------------------|--|
| CS1FX     | CS3FX | DA2 | DA1 | DA0 | Read (DIOR-) Write (DIOW-       |                                |  |
|           |       |     |     |     | Control Blo                     | ck Registers                   |  |
| Ν         | А     | 0   | 0   | 0   | Floppy A Status                 | Unused                         |  |
| Ν         | А     | 0   | 0   | 1   | Floppy B Status                 | Unused                         |  |
| Ν         | А     | 0   | 1   | 0   | Unused                          | Floppy Digital Output Register |  |
| Ν         | А     | 0   | 1   | 1   | Floppy ID / Tape Control        | RESERVED                       |  |
| Ν         | А     | 1   | 0   | 0   | Floppy Controller Status        | RESERVED                       |  |
| Ν         | А     | 1   | 0   | 1   | Floppy Data Register            |                                |  |
| Ν         | А     | 1   | 1   | 0   | Alternate ATAPI Status          | Device Control                 |  |
| Ν         | А     | 1   | 1   | 1   | Note <sup>1</sup> Not Used      |                                |  |
|           |       |     |     |     | Command Bl                      | ock Registers                  |  |
| А         | Ν     | 0   | 0   | 0   | Da                              | ata                            |  |
| А         | Ν     | 0   | 0   | 1   | ATAPI Error Register            | ATAPI Features                 |  |
| А         | Ν     | 0   | 1   | 0   | ATAPI Interrupt Reason Register | Unused                         |  |
| А         | N     | 0   | 1   | 1   | Reserved For S                  | AM TAG Byte                    |  |
| А         | N     | 1   | 0   | 0   | ATAPI Byte Count                | Register (bits 0-7)            |  |
| А         | Ν     | 1   | 0   | 1   | ATAPI Byte Count                | Register (bits 8-15)           |  |
| А         | Ν     | 1   | 1   | 0   | Drive Select                    |                                |  |
| А         | Ν     | 1   | 1   | 1   | ATAPI Status                    | ATA Command                    |  |

1. This register is obsolete. It is recommended that a device not respond to a read of this address. If a device does respond, it *shall* not drive the DDF signal.

With the exception of the Data Register, all the ATAPI registers are referenced using Byte (8 Bit) Read and Writes. The Data Register is ALWAYS referenced as a 16 bit word.

|   | D7      | D6                                                                  | D5           | D4                                                                                                                                                                                                                                                                                         | D3                                                               | D2                                                | D1                                                | D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                    |
|---|---------|---------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
|   | BSY     | DRDY                                                                | DMA<br>READY | SERVICE                                                                                                                                                                                                                                                                                    | DRQ                                                              | CORR                                              | Reserved                                          | CHECK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read                                               |
| D | ORDY, D | SC, CORR and C                                                      | HECK shall o | only be valid                                                                                                                                                                                                                                                                              | at the end of                                                    | the completion                                    | on of the com                                     | mand.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                    |
| В | Sit 7   | BSY Busy is set whenever the drive has access to the Command Block. |              |                                                                                                                                                                                                                                                                                            |                                                                  |                                                   |                                                   | k.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                    |
| В | Sit 6   | DRDY                                                                |              | Indicates th                                                                                                                                                                                                                                                                               | at the drive is                                                  | s capable of r                                    | esponding to                                      | an ATA comr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | nand.                                              |
| В | Sit 5   | DMA READY                                                           |              | This bit indicates that the device is ready to start a DMA data transfer. I used to communicate to the overlap capable PCI DMA logic that this servinterrupt is going to transfer data via DMA. <i>Note that this bit is used for Dr Fault (DF) when Overlap operation is not enabled.</i> |                                                                  |                                                   |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | transfer. It is this service used for Drive        |
| В | Sit 4   | SERVICE                                                             |              | This bit sig<br>the interrup<br>is issued. <i>I</i><br>function is                                                                                                                                                                                                                         | nals that the out is requested<br>Note that this<br>not enabled. | device is required and does not so bit is used    | testing service<br>t clear until t<br>for the DSC | e or interrupt<br>he Service (A<br>function whe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | . It is set when<br>(2h) command<br>on the overlap |
| В | Sit 3   | DRQ                                                                 |              | Data Reque<br>data betwee<br>Reason wil                                                                                                                                                                                                                                                    | est - Indicates<br>en the host a<br>l also be valio              | s that the dev<br>nd the drive.<br>1 during a Pao | ice is ready to<br>The informa<br>cket Comman     | o transfer a w<br>tion in the A'<br>d when the D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ord or byte of<br>FAPI Interrupt<br>RQ is set.     |
| В | Sit 2   | CORR                                                                |              | Indicates if                                                                                                                                                                                                                                                                               | a Correctable                                                    | e Error occur                                     | red.                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                    |
| В | it 0    | CHECK                                                               |              | Indicates th<br>The bits in                                                                                                                                                                                                                                                                | hat an error of the Error Reg                                    | occurred duri<br>gister contains                  | ng execution<br>the Sense Ke                      | of the previous of the previou | ous command.                                       |

## Table 19 - ATAPI Status Register (ATA Status Register)

 Table 20 - ATAPI Error Register (ATA Error Register)

|   | D7      | D6        | D5    | D4                                                                  | D3                                                           | D2          | D1  | D0  |      |  |
|---|---------|-----------|-------|---------------------------------------------------------------------|--------------------------------------------------------------|-------------|-----|-----|------|--|
|   |         | Sense     | e Key |                                                                     | MCR                                                          | ABRT        | EOM | ILI | Read |  |
| B | its 7-4 | Sense Key |       | The sense k                                                         | key is defined                                               | in SFF 8020 |     |     |      |  |
| B | it 3    | MCR       |       | Media Change Requested, is used and defined as in the ATA Standard. |                                                              |             |     |     |      |  |
| B | it 2    | ABRT      |       | Aborted Co                                                          | Aborted Command, is used and defined as in the ATA Standard. |             |     |     |      |  |
| B | it 1    | EOM       |       | End Of Me                                                           | dia Detected.                                                |             |     |     |      |  |
| B | it 0    | ILI       |       | Illegal Leng                                                        | gth Indication                                               | l.          |     |     |      |  |

|       | D7      | D6                                                                                                                     | D5   | D4                      | D3                          | D2                               | D1                               | D0                  |                |
|-------|---------|------------------------------------------------------------------------------------------------------------------------|------|-------------------------|-----------------------------|----------------------------------|----------------------------------|---------------------|----------------|
|       |         |                                                                                                                        | Rese | rved                    |                             |                                  | OVER-<br>LAP                     | DMA                 | Write          |
| В     | 8it 7-1 | Reserved                                                                                                               |      | Reserved for            | or future enha              | ancement.                        |                                  |                     |                |
| Bit 0 |         | DMA (Optional) Any data for the Command will be transferred via the DMA is this does not apply for the Command Packet. |      |                         |                             |                                  |                                  |                     | nterface. Note |
| Bit 1 |         | OVERLAP (Optiona                                                                                                       | al)  | The device lease of the | may release<br>ATA bus is a | the ATA bus<br>at the discretion | before this co<br>on of the devi | ommand has c<br>ce. | completed. Re- |

 Table 21 - ATAPI Feature Register (ATA Feature Register)

 Table 22 - ATAPI Byte Count Register (ATA Cylinder High/Low Register)

| D7                      | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |  |  |
|-------------------------|----|----|----|----|----|----|----|--|--|--|
| Byte Count (Bits 0-7)   |    |    |    |    |    |    |    |  |  |  |
| Byte Count (Bits (8-15) |    |    |    |    |    |    |    |  |  |  |

The Byte Count is used for PIO only. The count *shall* be set prior to the issuance of the Packet Command. The count contains the total transfer size for commands that transfer only one group of data (e.g. Mode Sense / Select, Inquiry) For commands that require multiple DRQ Interrupts (e.g. Read, or Write) the count is set to the desired transfer size. When any data is to be transferred, the ATAPI Device will set the Byte Count to the amount of data that the Host *shall* transfer and then issue the DRQ Interrupt. The contents of this register will not change during the DRQ.

|       | D7 |      | D6  | D5       | D                | 4                   | D3                   | 3                     | D2                         | D1                           | D0                     |                 |
|-------|----|------|-----|----------|------------------|---------------------|----------------------|-----------------------|----------------------------|------------------------------|------------------------|-----------------|
|       |    |      |     | Reserved |                  |                     |                      | R                     | ELEASE                     | ΙΟ                           | CoD                    | Read            |
| Bit ( | )  | CoD  |     |          | Com<br>ferred    | mand o<br>d is user | r Data<br>data,      | . When<br>when on     | this bit is<br>e then the  | zero then th<br>data is Comn | ne informatio<br>nand. | n being trans-  |
| Bit   | 1  | ΙΟ   |     |          | Direc<br>value   | ction for<br>of one | r the Ir<br>and ou   | nformati<br>ut to the | on transfer<br>device is z | , where in to<br>ero.        | the Host is            | indicated by a  |
|       |    |      |     |          | IO               | DRQ                 | CoD                  |                       |                            |                              |                        |                 |
|       |    |      |     |          | 0                | 1                   | 1                    | Comma                 | and - Read                 | y to Accept C                | Command Pac            | ket Bytes       |
|       |    |      |     |          | 1                | 1                   | 1                    | Messag                | ge (Future)                | - Ready to S                 | end Message            | data to Host    |
|       |    |      |     |          | 1                | 1                   | 0                    | Data T                | o Host- Se                 | end command                  | l parameter d          | ata (e.g. Read  |
|       |    |      |     |          |                  |                     |                      | Data) to              | o the host                 |                              | -                      | -               |
|       |    |      |     |          | 0                | 1                   | 0                    | Data F                | rom Host -                 | Receive cor                  | nmand paran            | eter data (e.g. |
|       |    |      |     |          |                  |                     |                      | Write I               | Data) from                 | the host                     |                        |                 |
|       |    |      |     |          | 1                | 0                   | 1                    | Status -              | Register o                 | contains Com                 | pletion Status         | 3               |
| Bit   | 2  | RELE | ASE |          | Releat<br>the co | ase indi<br>ommane  | cates th<br>d in pro | hat the d<br>ogress.  | levice has                 | released the                 | ATA bus befo           | ore completing  |

 Table 23 - ATAPI Interrupt Reason Register (ATA Sector Count Register)

|                                                                  | D7 | D6       | D5 | D4  | D3 | D2           | D1        | D0 |     |  |  |
|------------------------------------------------------------------|----|----------|----|-----|----|--------------|-----------|----|-----|--|--|
|                                                                  | 1  | Reserved | 1  | DRV |    | Reserved for | r SAM LUN |    | R/W |  |  |
| Bit 4 DRV This bit selects either Device 0 (DRV=0) or 1 (DRV=1). |    |          |    |     |    |              |           |    |     |  |  |

| Table 25 - ATAPI Device | Control Register   | (ATA Device | Control Register)  |
|-------------------------|--------------------|-------------|--------------------|
|                         | Contri or Megister |             | control hegister / |

|     | D7 |                                                                                                                                                                                                | D6   | D5   | D4                                                                                                                                                                                                                                                    | D3 | D2   | D1   | D0 |                                     |  |  |
|-----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|------|----|-------------------------------------|--|--|
|     |    |                                                                                                                                                                                                | Rese | rved |                                                                                                                                                                                                                                                       | 1  | SRST | nIEN | 0  | Write                               |  |  |
| Bit | 2  | SRST This bit is the Software Reset. The ATAPI Device <i>shall</i> follow the readure for SRST defined in SFF 8020. There is also a new reset capabil ATAPI Devices utilizing a RESET COMMAND. |      |      |                                                                                                                                                                                                                                                       |    |      |      |    | w the reset se-<br>t capability for |  |  |
| Bit | 1  | nIEN                                                                                                                                                                                           |      |      | This bit enables/disables the interrupt to the host. When nIEN=0 and the vice is selected, INTRQ <i>shall</i> be enabled through a tri-state buffer. W nIEN=1 or the device is not selected, the INTRQ signal <i>shall</i> be in a high pedance state |    |      |      |    |                                     |  |  |
## 13.0 Issues still unresolved

There are still several areas that remain unresolved.

- Semaphore for multiple IDE Drivers in a System
- There are cases where there is more data available when the DMA operation is complete. Thus it should be allowed for BSY not be cleared, and the operation continuing with another transfer. How can this be done?)
- When requesting the PCI DMA engine to release the Interlock and stop operation should the Driver poll for the release or is this a case for an addition of an Interrupt?
- Should the command be called Overlapped Read and Write and have the Queue operation enabled with a nonzero tag?)