Subj:Fast-20 Timing DefinitionDate:95-01-06 02:31:14 ESTFrom:asami@dt.wdc.comTo:scsi@WichitaKS.ATTGIS.COM

From: asami@dt.wdc.com (Tak Asami (Asami) To: scsi@WichitaKS.ATTGIS.COM

Following is a proposal I prepared for X3T10 meeting next week. It relates to the Fast-20 rev 2 document which we just voted to forward to the review. WD voted "yes with a comment", and this proposal is what make the voite a "clean yes". I will bring in hardcopies to the meeting, but I appreciate if I can get any early feedback on the subject....

| TO:  | ANSI X3T10 Committee      | Document Number: X3T10/95-109r0       |
|------|---------------------------|---------------------------------------|
| DATE | E: January 5, 1994<br>Wes | FROM: Tak Asami<br>stern Digital Corp |
| RE:  | Fast-20 Timing Definition | John Dighai Corp.                     |

## Background:

SCSI-3 FAST-20 draft standard document X3T10/1071D Rev 2 has a serious omission, which could result in interoperability problems if abused. This is to do with "transfer period" during the data in/out phase.

Even though the Foreword section of the document mentions "to support transfer rates of 20, 40, or 80 megabytes per second corresponding to the data path width implemented",and Section 4 "General" states "to operate at 20 mega-transfer per second", nowhere else in the document mentions how that timing is defined. As a result, the document can be interpreted to support implementations where the device has to operate at much faster rate than the "transfer rate" specified.

SCSI-3 Parallel Interface (SPI) document uses the term "transfer period" in the text to classify the transfer rate, though the term is never defined.

It is my intention to propose an addition to the document to clearly define what is meant by the transfer rate/period.

## Problem:

The Table 1 (page 8) in the draft document defines Transmit Assertion Period and Transmit Negation period to be 15nsec each. Consequently, a transmitting device that generates REQ (if a target) or ACK (if an initiator) pulse train show below is operating legally.

| < 200nsec<br> 15 15 15 15 15 15 15 | > <br> |      |
|------------------------------------|--------|------|
|                                    |        | <br> |

(numbers are in unit of nsec)

And it is still transferring at 20 megatransfer per second. A device capable of receiving this would be capable of operating at 30 megatransfers per second, and costs more than 20 megatransfer per second machine.

Even if the "transfer period" is defined in term of each cycle, we can still have a situation like below. Note none of the individual cycle exceeds 50nsec, yet the receiving device still has to deal with 30MHz timing (back-to-back 15nsec).

This dictates the resolution of the synchronizing circuit, therefore its complexity, speed and clock frequency.





(numbers are in unit of nsec)

In order to allow for cost optimized implementations on Fast-20 bus, I propose to ban the timing described above.

To do this, I would like to:

- a) define the "transfer period" to be measured between an assertion edge to the next assertion edge of the REQ/ACK signals;
- b) clearly define the lower-bound number for the above-defined transfer period.

Proposal:

I propose to revise the X3T10/1071D rev 2 document as follows:

Page 8: Add a row to Section 6, Table 1

## Table 1: SCSI bus timing values

| Timing description                                                   | fast-20 fast slow asynch |  |  |  |
|----------------------------------------------------------------------|--------------------------|--|--|--|
| Transfer Period during                                               | •                        |  |  |  |
| Synchronous Data Transfer Phases (note 5) 50nsec 100nsec 200nsec n/a |                          |  |  |  |
|                                                                      |                          |  |  |  |

Notes -

5) The transfer period is measured from an assertion edge of REQ (ACK) signal to the next assertion edge of the signal.

Western Digital Corp. I/O Product Engineering (714)932-7621 : Voice (714)932-6496 : Fax ------ Headers ------From <@ncrwic.WichitaKS.NCR.COM:asami@dt.wdc.com> Fri Jan 6 00:38:17 1995 Received: from mpdgw2.hmpd.com by mailgate.prod.aol.net with ESMTP (1.37.109.11/16.2) id AA066300697; Fri, 6 Jan 1995 00:38:17 -0500 Return-Path: <@ncrwic.WichitaKS.NCR.COM:asami@dt.wdc.com> Received: (from bin@localhost) by mpdgw2.hmpd.com (8.6.8.1/8.6.6) id WAA24507; Thu, 5 Jan 1995 22:38:56 -0700 Received: from unknown(153.72.225.238) by mpdgw2.hmpd.com via smap (V1.3) id smaa24477; Thu Jan 5 22:38:44 1995 Received: from ncrwic.WichitaKS.NCR.COM (ncrwic.wichitaks.ncr.com [153.79.8.1]) by NCRMicro.NCR.COM (8.6.8.1/8.6.6) with SMTP id WAA09217; Thu, 5 Jan 1995 22:38:29 -0700 Received: by ncrwic.WichitaKS.NCR.COM; 5 Jan 95 23:25:10 CST Received: (from bin@localhost) by mpdgw2.hmpd.com (8.6.8.1/8.6.6) id WAA24397 for <scsi@wichitaks.hmpd.com>; Thu, 5 Jan 1995 22:25:00 -0700 Received: from h192-127-251-3.attgis.com(192.127.251.3) by mpdgw2.hmpd.com via smap (V1.3) id smab24387; Thu Jan 5 22:24:22 1995 Received: from ncrcetc by ncrhub1.ATTGIS.COM id ab23310; 5 Jan 95 23:29 EST Received: by ncrcetc.WichitaKS.NCR.COM: 5 Jan 95 23:31:46 CST Received: by ncrhub4.ATTGIS.COM; 5 Jan 95 23:26:42 EST Received: by ncrgw1.ATTGIS.COM; 5 Jan 95 23:09:53 EST id AA16489; Thu, 5 Jan 95 19:54:41 PST Received: from oem7.wdc.com by nexus.dt.wdc.com (4.1/SMI-4.1) id AA02211; Thu, 5 Jan 95 19:54:40 PST Date: Thu, 5 Jan 95 19:54:40 PST From: "Tak Asami (Asami" <asami@dt.wdc.com> Mmdf-Warning: Parse error in original version of preceding line at ncrhub1.ATTGIS.COM Message-Id: <9501060354.AA02211@nexus.dt.wdc.com> To: scsi@WichitaKS.ATTGIS.COM Subject: Fast-20 Timing Definition